ASSERT | PROPERTIES | SEQUENCES | |
Total | 384 | 0 | 10 |
Category 0 | 384 | 0 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 384 | 0 | 10 |
Severity 0 | 384 | 0 | 10 |
NUMBER | PERCENT | |
Total Number | 384 | 100.00 |
Uncovered | 2 | 0.52 |
Success | 378 | 98.44 |
Failure | 0 | 0.00 |
Incomplete | 3 | 0.78 |
Without Attempts | 0 | 0.00 |
Excluded | 4 | 1.04 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_tlul_adapter.rvalidHighReqFifoEmpty | 0 | 0 | 163404218 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter.rvalidHighWhenRspFifoFull | 0 | 0 | 163404218 | 0 | 0 | 0 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_packer.DataIStable_M | 0 | 0 | 163404218 | 532300 | 0 | 432 | |
tb.dut.u_packer.DataOStableWhenPending_A | 0 | 0 | 163404218 | 660358 | 0 | 432 | |
tb.dut.u_packer.FlushFollowedByDone_A | 0 | 0 | 163404218 | 14277 | 0 | 432 |
ASSERTIONS | CATEGORY | SEVERITY | EXCLUSION | EXCLUDE ANNOTATION | SRC |
tb.dut.u_tlul_adapter.u_rspfifo.DataKnown_A | 0 | 0 | Excluded | [UNSUPPORTED] excluded by fpv | |
tb.dut.u_tlul_adapter.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | Excluded | [UNSUPPORTED] excluded by fpv | |
tb.dut.u_tlul_adapter.u_sramreqfifo.DataKnown_A | 0 | 0 | Excluded | [UNSUPPORTED] excluded by fpv | |
tb.dut.u_tlul_adapter.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | Excluded | [UNSUPPORTED] excluded by fpv |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 178214928 | 221147 | 221147 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 178214928 | 291 | 291 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 178214928 | 318 | 318 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 178214928 | 134 | 134 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 178214928 | 83 | 83 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 178214928 | 109 | 109 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 178214928 | 123 | 123 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 178214928 | 8262 | 8262 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 178214928 | 1864088 | 1864088 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 178214928 | 15482749 | 15482749 | 577 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 178214928 | 221147 | 221147 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 178214928 | 291 | 291 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 178214928 | 318 | 318 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 178214928 | 134 | 134 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 178214928 | 83 | 83 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 178214928 | 109 | 109 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 178214928 | 123 | 123 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 178214928 | 8262 | 8262 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 178214928 | 1864088 | 1864088 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 178214928 | 15482749 | 15482749 | 577 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |