Line Coverage for Module :
hmac
| Line No. | Total | Covered | Percent |
TOTAL | | 194 | 186 | 95.88 |
CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
CONT_ASSIGN | 137 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
ALWAYS | 150 | 15 | 9 | 60.00 |
ALWAYS | 192 | 3 | 3 | 100.00 |
CONT_ASSIGN | 199 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
ALWAYS | 204 | 7 | 7 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
ALWAYS | 231 | 19 | 19 | 100.00 |
CONT_ASSIGN | 277 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
CONT_ASSIGN | 285 | 1 | 1 | 100.00 |
ALWAYS | 287 | 5 | 5 | 100.00 |
CONT_ASSIGN | 301 | 1 | 1 | 100.00 |
ALWAYS | 304 | 3 | 3 | 100.00 |
CONT_ASSIGN | 308 | 1 | 1 | 100.00 |
ALWAYS | 310 | 7 | 7 | 100.00 |
CONT_ASSIGN | 325 | 1 | 1 | 100.00 |
CONT_ASSIGN | 326 | 1 | 1 | 100.00 |
CONT_ASSIGN | 327 | 1 | 1 | 100.00 |
CONT_ASSIGN | 329 | 1 | 1 | 100.00 |
CONT_ASSIGN | 330 | 1 | 1 | 100.00 |
CONT_ASSIGN | 331 | 1 | 1 | 100.00 |
CONT_ASSIGN | 332 | 1 | 1 | 100.00 |
CONT_ASSIGN | 333 | 1 | 1 | 100.00 |
CONT_ASSIGN | 334 | 1 | 1 | 100.00 |
CONT_ASSIGN | 335 | 1 | 1 | 100.00 |
CONT_ASSIGN | 337 | 1 | 1 | 100.00 |
CONT_ASSIGN | 338 | 1 | 1 | 100.00 |
CONT_ASSIGN | 339 | 1 | 1 | 100.00 |
CONT_ASSIGN | 340 | 1 | 1 | 100.00 |
CONT_ASSIGN | 343 | 1 | 1 | 100.00 |
CONT_ASSIGN | 344 | 1 | 1 | 100.00 |
CONT_ASSIGN | 349 | 1 | 1 | 100.00 |
CONT_ASSIGN | 350 | 1 | 1 | 100.00 |
CONT_ASSIGN | 351 | 1 | 1 | 100.00 |
CONT_ASSIGN | 352 | 1 | 1 | 100.00 |
ALWAYS | 355 | 6 | 6 | 100.00 |
ALWAYS | 365 | 4 | 4 | 100.00 |
ALWAYS | 404 | 6 | 6 | 100.00 |
CONT_ASSIGN | 453 | 1 | 1 | 100.00 |
CONT_ASSIGN | 460 | 1 | 1 | 100.00 |
CONT_ASSIGN | 468 | 1 | 1 | 100.00 |
CONT_ASSIGN | 470 | 1 | 1 | 100.00 |
ALWAYS | 473 | 5 | 5 | 100.00 |
CONT_ASSIGN | 514 | 1 | 1 | 100.00 |
CONT_ASSIGN | 517 | 1 | 1 | 100.00 |
CONT_ASSIGN | 523 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 529 | 1 | 1 | 100.00 |
CONT_ASSIGN | 531 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 533 | 1 | 1 | 100.00 |
ALWAYS | 538 | 8 | 8 | 100.00 |
CONT_ASSIGN | 612 | 1 | 1 | 100.00 |
ALWAYS | 617 | 3 | 3 | 100.00 |
ALWAYS | 625 | 3 | 3 | 100.00 |
ALWAYS | 630 | 10 | 8 | 80.00 |
CONT_ASSIGN | 647 | 1 | 1 | 100.00 |
CONT_ASSIGN | 648 | 1 | 1 | 100.00 |
CONT_ASSIGN | 655 | 1 | 1 | 100.00 |
CONT_ASSIGN | 656 | 1 | 1 | 100.00 |
CONT_ASSIGN | 766 | 1 | 1 | 100.00 |
CONT_ASSIGN | 795 | 1 | 1 | 100.00 |
CONT_ASSIGN | 796 | 1 | 1 | 100.00 |
CONT_ASSIGN | 797 | 1 | 1 | 100.00 |
CONT_ASSIGN | 802 | 1 | 1 | 100.00 |
CONT_ASSIGN | 807 | 1 | 1 | 100.00 |
ALWAYS | 810 | 6 | 6 | 100.00 |
CONT_ASSIGN | 826 | 1 | 1 | 100.00 |
ALWAYS | 832 | 7 | 7 | 100.00 |
CONT_ASSIGN | 875 | 1 | 1 | 100.00 |
CONT_ASSIGN | 879 | 1 | 1 | 100.00 |
ALWAYS | 881 | 3 | 3 | 100.00 |
CONT_ASSIGN | 887 | 1 | 1 | 100.00 |
ALWAYS | 909 | 6 | 6 | 100.00 |
ALWAYS | 916 | 6 | 6 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv' or '../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
135 |
1 |
1 |
136 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
150 |
1 |
1 |
151 |
1 |
1 |
153 |
1 |
1 |
155 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
160 |
0 |
1 |
|
|
|
MISSING_ELSE |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
0 |
1 |
176 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
181 |
0 |
1 |
182 |
0 |
1 |
183 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
192 |
1 |
1 |
193 |
1 |
1 |
195 |
1 |
1 |
199 |
1 |
1 |
200 |
1 |
1 |
204 |
1 |
1 |
205 |
1 |
1 |
206 |
1 |
1 |
207 |
1 |
1 |
209 |
1 |
1 |
210 |
1 |
1 |
212 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
219 |
2 |
2 |
220 |
1 |
1 |
231 |
1 |
1 |
232 |
1 |
1 |
234 |
1 |
1 |
236 |
1 |
1 |
240 |
1 |
1 |
242 |
1 |
1 |
243 |
1 |
1 |
244 |
1 |
1 |
246 |
1 |
1 |
249 |
1 |
1 |
252 |
1 |
1 |
|
|
|
MISSING_ELSE |
256 |
1 |
1 |
257 |
1 |
1 |
261 |
1 |
1 |
262 |
1 |
1 |
266 |
1 |
1 |
267 |
1 |
1 |
270 |
1 |
1 |
271 |
1 |
1 |
277 |
1 |
1 |
282 |
1 |
1 |
283 |
1 |
1 |
285 |
1 |
1 |
287 |
1 |
1 |
289 |
1 |
1 |
290 |
1 |
1 |
291 |
1 |
1 |
292 |
1 |
1 |
301 |
1 |
1 |
304 |
2 |
2 |
305 |
1 |
1 |
308 |
1 |
1 |
310 |
1 |
1 |
312 |
1 |
1 |
313 |
1 |
1 |
314 |
1 |
1 |
315 |
1 |
1 |
316 |
1 |
1 |
317 |
1 |
1 |
325 |
1 |
1 |
326 |
1 |
1 |
327 |
1 |
1 |
329 |
1 |
1 |
330 |
1 |
1 |
331 |
1 |
1 |
332 |
1 |
1 |
333 |
1 |
1 |
334 |
1 |
1 |
335 |
1 |
1 |
337 |
1 |
1 |
338 |
1 |
1 |
339 |
1 |
1 |
340 |
1 |
1 |
343 |
1 |
1 |
344 |
1 |
1 |
349 |
1 |
1 |
350 |
1 |
1 |
351 |
1 |
1 |
352 |
1 |
1 |
355 |
1 |
1 |
356 |
1 |
1 |
357 |
1 |
1 |
358 |
1 |
1 |
359 |
1 |
1 |
360 |
1 |
1 |
|
|
|
MISSING_ELSE |
365 |
1 |
1 |
366 |
1 |
1 |
397 |
1 |
1 |
398 |
1 |
1 |
|
|
|
MISSING_ELSE |
404 |
1 |
1 |
405 |
1 |
1 |
406 |
1 |
1 |
407 |
1 |
1 |
408 |
1 |
1 |
409 |
1 |
1 |
|
|
|
MISSING_ELSE |
453 |
1 |
1 |
460 |
1 |
1 |
468 |
1 |
1 |
470 |
1 |
1 |
473 |
1 |
1 |
474 |
1 |
1 |
475 |
1 |
1 |
477 |
1 |
1 |
478 |
1 |
1 |
514 |
1 |
1 |
517 |
1 |
1 |
523 |
1 |
1 |
528 |
1 |
1 |
529 |
1 |
1 |
531 |
1 |
1 |
532 |
1 |
1 |
533 |
1 |
1 |
538 |
1 |
1 |
540 |
1 |
1 |
541 |
1 |
1 |
542 |
1 |
1 |
544 |
1 |
1 |
545 |
1 |
1 |
547 |
1 |
1 |
548 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
|
|
|
MISSING_ELSE |
612 |
1 |
1 |
617 |
1 |
1 |
618 |
1 |
1 |
619 |
1 |
1 |
625 |
2 |
2 |
626 |
1 |
1 |
630 |
1 |
1 |
631 |
1 |
1 |
632 |
1 |
1 |
633 |
0 |
1 |
|
|
|
MISSING_ELSE |
635 |
1 |
1 |
636 |
0 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
640 |
1 |
1 |
641 |
1 |
1 |
642 |
1 |
1 |
643 |
1 |
1 |
|
|
|
MISSING_ELSE |
647 |
1 |
1 |
648 |
1 |
1 |
655 |
1 |
1 |
656 |
1 |
1 |
766 |
1 |
1 |
795 |
1 |
1 |
796 |
1 |
1 |
797 |
1 |
1 |
802 |
1 |
1 |
807 |
1 |
1 |
810 |
1 |
1 |
811 |
1 |
1 |
812 |
1 |
1 |
813 |
1 |
1 |
814 |
1 |
1 |
|
|
|
MISSING_ELSE |
818 |
1 |
1 |
826 |
1 |
1 |
832 |
1 |
1 |
834 |
1 |
1 |
837 |
1 |
1 |
841 |
1 |
1 |
845 |
1 |
1 |
849 |
1 |
1 |
853 |
1 |
1 |
875 |
1 |
1 |
879 |
1 |
1 |
881 |
1 |
1 |
882 |
1 |
1 |
884 |
1 |
1 |
887 |
1 |
1 |
909 |
2 |
2 |
910 |
2 |
2 |
911 |
2 |
2 |
|
|
|
MISSING_ELSE |
916 |
2 |
2 |
917 |
2 |
2 |
918 |
2 |
2 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
hmac
| Total | Covered | Percent |
Conditions | 179 | 147 | 82.12 |
Logical | 179 | 147 | 82.12 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 240
EXPRESSION (digest_size == SHA2_256)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 244
EXPRESSION ((digest_size == SHA2_384) || (digest_size == SHA2_512))
------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
LINE 244
SUB-EXPRESSION (digest_size == SHA2_384)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 244
SUB-EXPRESSION (digest_size == SHA2_512)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 246
EXPRESSION (reg2hw.digest[(2 * i)].qe ? prim_sha2_pkg::conv_endian32(reg2hw.digest[(2 * i)].q, digest_swap) : digest[i][63:32])
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Not Covered | |
LINE 249
EXPRESSION (reg2hw.digest[((2 * i) + 1)].qe ? prim_sha2_pkg::conv_endian32(reg2hw.digest[((2 * i) + 1)].q, digest_swap) : digest[i][31:0])
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Not Covered | |
LINE 252
EXPRESSION (reg2hw.digest[(2 * i)].qe | reg2hw.digest[((2 * i) + 1)].qe)
------------1------------ ---------------2---------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 256
EXPRESSION (digest_size_started_q == SHA2_256)
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 262
EXPRESSION ((digest_size_started_q == SHA2_384) || (digest_size_started_q == SHA2_512))
-----------------1----------------- -----------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
LINE 262
SUB-EXPRESSION (digest_size_started_q == SHA2_384)
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 262
SUB-EXPRESSION (digest_size_started_q == SHA2_512)
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 301
EXPRESSION (hash_start_or_continue ? digest_size : digest_size_started_q)
-----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 337
EXPRESSION (reg2hw.cmd.hash_start.qe & reg2hw.cmd.hash_start.q)
------------1----------- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 338
EXPRESSION (reg2hw.cmd.hash_stop.qe & reg2hw.cmd.hash_stop.q)
-----------1----------- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Not Covered | |
LINE 339
EXPRESSION (reg2hw.cmd.hash_continue.qe & reg2hw.cmd.hash_continue.q)
-------------1------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Not Covered | |
LINE 340
EXPRESSION (reg2hw.cmd.hash_process.qe & reg2hw.cmd.hash_process.q)
-------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 349
EXPRESSION (reg_hash_start & sha_en & ((~cfg_block)) & ((~invalid_config)))
-------1------ ---2-- -------3------ ---------4---------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Covered | T4,T7,T18 |
1 | 1 | 0 | 1 | Covered | T4,T7,T18 |
1 | 1 | 1 | 0 | Covered | T1,T2,T4 |
1 | 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 350
EXPRESSION (reg_hash_continue & sha_en & ((~cfg_block)) & ((~invalid_config)))
--------1-------- ---2-- -------3------ ---------4---------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Not Covered | |
1 | 1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | 1 | Not Covered | |
LINE 351
EXPRESSION (reg_hash_process & sha_en & cfg_block & ((~invalid_config)))
--------1------- ---2-- ----3---- ---------4---------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Not Covered | |
1 | 1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 352
EXPRESSION (hash_start | hash_continue)
-----1---- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 359
EXPRESSION (reg_hash_done || reg_hash_stop)
------1------ ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 397
EXPRESSION (((!cfg_block)) && reg2hw.cfg.hmac_en.qe)
-------1------ ----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 453
EXPRESSION (fifo_empty_q & ((~fifo_empty)))
------1----- -------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 460
EXPRESSION
Number Term
1 fifo_full ? 1'b1 : (fifo_empty_negedge ? 1'b0 : ((reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop) ? 1'b0 : fifo_full_seen_q)))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 460
SUB-EXPRESSION (fifo_empty_negedge ? 1'b0 : ((reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop) ? 1'b0 : fifo_full_seen_q))
---------1--------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 460
SUB-EXPRESSION ((reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop) ? 1'b0 : fifo_full_seen_q)
-------------------------------------1------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 460
SUB-EXPRESSION (reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop)
-------1------ --------2-------- --------3------- ------4------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 0 | 1 | Not Covered | |
0 | 0 | 1 | 0 | Covered | T1,T2,T4 |
0 | 1 | 0 | 0 | Not Covered | |
1 | 0 | 0 | 0 | Covered | T1,T2,T4 |
LINE 468
EXPRESSION (((~msg_allowed)) || ((~fifo_full_seen_q)))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T20 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
LINE 470
EXPRESSION (fifo_empty_gate ? 1'b0 : fifo_empty)
-------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T20 |
1 | Covered | T1,T2,T3 |
LINE 514
EXPRESSION (msg_fifo_req & ((~msg_fifo_we)))
------1----- --------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Not Covered | |
LINE 517
EXPRESSION (msg_fifo_req & ((~hmac_fifo_wsel)) & packer_ready)
------1----- ---------2--------- ------3-----
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | T1,T2,T20 |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 533
EXPRESSION ((hmac_fifo_wsel && fifo_wready) ? hmac_fifo_wvalid : reg_fifo_wvalid)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 533
SUB-EXPRESSION (hmac_fifo_wsel && fifo_wready)
-------1------ -----2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 542
EXPRESSION (digest_size == SHA2_256)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 545
EXPRESSION ((digest_size == SHA2_384) || (digest_size == SHA2_512))
------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Not Covered | |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
LINE 545
SUB-EXPRESSION (digest_size == SHA2_384)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 545
SUB-EXPRESSION (digest_size == SHA2_512)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 559
EXPRESSION (fifo_wvalid & sha_en)
-----1----- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 612
EXPRESSION (msg_fifo_req & msg_fifo_we & ((~hmac_fifo_wsel)) & msg_allowed)
------1----- -----2----- ---------3--------- -----4-----
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Not Covered | |
1 | 1 | 1 | 0 | Covered | T1,T2,T4 |
1 | 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 642
EXPRESSION (msg_write && sha_en && packer_ready)
----1---- ---2-- ------3-----
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | T1,T2,T20 |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 662
EXPRESSION (msg_write & sha_en)
----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 662
EXPRESSION (fifo_wready & ((~hmac_fifo_wsel)))
-----1----- ---------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 766
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T22,T23 |
LINE 795
EXPRESSION ((reg_hash_start | reg_hash_continue) & ((~sha_en)))
------------------1----------------- -----2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T4,T7,T18 |
LINE 795
SUB-EXPRESSION (reg_hash_start | reg_hash_continue)
-------1------ --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 796
EXPRESSION ((reg_hash_start | reg_hash_continue) & cfg_block)
------------------1----------------- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T4,T7,T18 |
LINE 796
SUB-EXPRESSION (reg_hash_start | reg_hash_continue)
-------1------ --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 797
EXPRESSION (msg_fifo_req & ((~msg_allowed)))
------1----- --------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 802
EXPRESSION ((digest_size == SHA2_None) | ((key_length == Key_None) && hmac_en) | ((key_length == Key_1024) && (digest_size == SHA2_256) && hmac_en))
-------------1------------ ------------------2------------------ ---------------------------------3--------------------------------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T1,T2,T4 |
0 | 0 | 1 | Covered | T1,T2,T5 |
0 | 1 | 0 | Covered | T2,T4,T5 |
1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 802
SUB-EXPRESSION (digest_size == SHA2_None)
-------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 802
SUB-EXPRESSION ((key_length == Key_None) && hmac_en)
------------1----------- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 802
SUB-EXPRESSION (key_length == Key_None)
------------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 802
SUB-EXPRESSION ((key_length == Key_1024) && (digest_size == SHA2_256) && hmac_en)
------------1----------- ------------2------------ ---3---
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Covered | T2,T4,T20 |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 802
SUB-EXPRESSION (key_length == Key_1024)
------------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 802
SUB-EXPRESSION (digest_size == SHA2_256)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 807
EXPRESSION ((reg_hash_start || reg_hash_continue) & invalid_config)
------------------1------------------ -------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 807
SUB-EXPRESSION (reg_hash_start || reg_hash_continue)
-------1------ --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 826
EXPRESSION
Number Term
1 ((~reg2hw.intr_state.hmac_err.q)) &
2 (hash_start_sha_disabled | update_seckey_inprocess | hash_start_active | msg_push_not_allowed | invalid_config_atstart))
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 826
SUB-EXPRESSION (hash_start_sha_disabled | update_seckey_inprocess | hash_start_active | msg_push_not_allowed | invalid_config_atstart)
-----------1----------- -----------2----------- --------3-------- ----------4--------- -----------5----------
-1- | -2- | -3- | -4- | -5- | Status | Tests |
0 | 0 | 0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 0 | 0 | 1 | Covered | T1,T2,T4 |
0 | 0 | 0 | 1 | 0 | Covered | T1,T2,T4 |
0 | 0 | 1 | 0 | 0 | Covered | T4,T7,T18 |
0 | 1 | 0 | 0 | 0 | Covered | T4,T7,T19 |
1 | 0 | 0 | 0 | 0 | Covered | T4,T7,T18 |
LINE 875
EXPRESSION (((!reg_fifo_wvalid)) && ((!fifo_rvalid)) && hmac_core_idle && sha_core_idle)
----------1--------- --------2------- -------3------ ------4------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Not Covered | |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 1 | 0 | Covered | T1,T2,T4 |
1 | 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 918
EXPRESSION (hash_process || reg_hash_stop)
------1----- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
Toggle Coverage for Module :
hmac
| Total | Covered | Percent |
Totals |
30 |
30 |
100.00 |
Total Bits |
346 |
346 |
100.00 |
Total Bits 0->1 |
173 |
173 |
100.00 |
Total Bits 1->0 |
173 |
173 |
100.00 |
| | | |
Ports |
30 |
30 |
100.00 |
Port Bits |
346 |
346 |
100.00 |
Port Bits 0->1 |
173 |
173 |
100.00 |
Port Bits 1->0 |
173 |
173 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T3,T7,T24 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T3,T6,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T2,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T11,T12,T15 |
Yes |
T11,T12,T15 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T4 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T3,T21,T22 |
Yes |
T3,T21,T22 |
INPUT |
alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T3,T21,T22 |
Yes |
T3,T21,T22 |
OUTPUT |
intr_hmac_done_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
intr_fifo_empty_o |
Yes |
Yes |
T25,T26,T27 |
Yes |
T25,T26,T27 |
OUTPUT |
intr_hmac_err_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
idle_o[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
*Tests covering at least one bit in the range
FSM Coverage for Module :
hmac
Summary for FSM :: done_state_q
| Total | Covered | Percent | |
States |
4 |
2 |
50.00 |
(Not included in score) |
Transitions |
5 |
2 |
40.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: done_state_q
states | Line No. | Covered | Tests |
DoneAwaitCmd |
167 |
Covered |
T1,T2,T3 |
DoneAwaitHashComplete |
176 |
Not Covered |
|
DoneAwaitHashDone |
157 |
Covered |
T1,T2,T4 |
DoneAwaitMessageComplete |
160 |
Not Covered |
|
transitions | Line No. | Covered | Tests |
DoneAwaitCmd->DoneAwaitHashDone |
157 |
Covered |
T1,T2,T4 |
DoneAwaitCmd->DoneAwaitMessageComplete |
160 |
Not Covered |
|
DoneAwaitHashComplete->DoneAwaitCmd |
183 |
Not Covered |
|
DoneAwaitHashDone->DoneAwaitCmd |
167 |
Covered |
T1,T2,T4 |
DoneAwaitMessageComplete->DoneAwaitHashComplete |
176 |
Not Covered |
|
Branch Coverage for Module :
hmac
| Line No. | Total | Covered | Percent |
Branches |
|
93 |
82 |
88.17 |
TERNARY |
301 |
2 |
2 |
100.00 |
TERNARY |
460 |
4 |
4 |
100.00 |
TERNARY |
470 |
2 |
2 |
100.00 |
TERNARY |
533 |
2 |
2 |
100.00 |
CASE |
153 |
10 |
4 |
40.00 |
IF |
192 |
2 |
2 |
100.00 |
IF |
205 |
3 |
3 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
240 |
6 |
4 |
66.67 |
IF |
256 |
3 |
3 |
100.00 |
CASE |
289 |
4 |
4 |
100.00 |
IF |
304 |
2 |
2 |
100.00 |
CASE |
312 |
6 |
6 |
100.00 |
IF |
355 |
4 |
4 |
100.00 |
IF |
365 |
3 |
3 |
100.00 |
IF |
404 |
4 |
4 |
100.00 |
IF |
473 |
2 |
2 |
100.00 |
IF |
540 |
4 |
3 |
75.00 |
IF |
625 |
2 |
2 |
100.00 |
IF |
631 |
5 |
3 |
60.00 |
IF |
640 |
3 |
3 |
100.00 |
IF |
811 |
2 |
2 |
100.00 |
CASE |
834 |
6 |
6 |
100.00 |
IF |
881 |
2 |
2 |
100.00 |
IF |
909 |
4 |
4 |
100.00 |
IF |
916 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv' or '../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 301 (hash_start_or_continue) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 460 (fifo_full) ?
-2-: 460 (fifo_empty_negedge) ?
-3-: 460 ((((reg_hash_start || reg_hash_continue) || reg_hash_process) || reg_hash_stop)) ?
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 470 (fifo_empty_gate) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T20 |
LineNo. Expression
-1-: 533 ((hmac_fifo_wsel && fifo_wready)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 153 case (done_state_q)
-2-: 155 if (sha_hash_process)
-3-: 158 if (reg_hash_stop)
-4-: 165 if (reg_hash_done)
-5-: 172 if (digest_on_blk)
-6-: 181 if ((!hash_running))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | Status | Tests |
DoneAwaitCmd |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T4 |
DoneAwaitCmd |
0 |
1 |
- |
- |
- |
Not Covered |
|
DoneAwaitCmd |
0 |
0 |
- |
- |
- |
Covered |
T1,T2,T3 |
DoneAwaitHashDone |
- |
- |
1 |
- |
- |
Covered |
T1,T2,T4 |
DoneAwaitHashDone |
- |
- |
0 |
- |
- |
Covered |
T1,T2,T4 |
DoneAwaitMessageComplete |
- |
- |
- |
1 |
- |
Not Covered |
|
DoneAwaitMessageComplete |
- |
- |
- |
0 |
- |
Not Covered |
|
DoneAwaitHashComplete |
- |
- |
- |
- |
1 |
Not Covered |
|
DoneAwaitHashComplete |
- |
- |
- |
- |
0 |
Not Covered |
|
default |
- |
- |
- |
- |
- |
Not Covered |
|
LineNo. Expression
-1-: 192 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 205 if (wipe_secret)
-2-: 207 if ((!cfg_block))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T6,T7,T28 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 240 if ((digest_size == SHA2_256))
-2-: 244 if (((digest_size == SHA2_384) || (digest_size == SHA2_512)))
-3-: 246 (reg2hw.digest[(2 * i)].qe) ?
-4-: 249 (reg2hw.digest[((2 * i) + 1)].qe) ?
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
1 |
- |
Not Covered |
|
0 |
1 |
0 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
1 |
Not Covered |
|
0 |
1 |
- |
0 |
Covered |
T1,T2,T4 |
0 |
0 |
- |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 256 if ((digest_size_started_q == SHA2_256))
-2-: 262 if (((digest_size_started_q == SHA2_384) || (digest_size_started_q == SHA2_512)))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 289 case (digest_size_supplied)
Branches:
-1- | Status | Tests |
SHA2_256 |
Covered |
T1,T2,T4 |
SHA2_384 |
Covered |
T1,T2,T4 |
SHA2_512 |
Covered |
T1,T2,T4 |
default |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 304 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 312 case (key_length_supplied)
Branches:
-1- | Status | Tests |
Key_128 |
Covered |
T1,T2,T4 |
Key_256 |
Covered |
T1,T2,T4 |
Key_384 |
Covered |
T1,T2,T4 |
Key_512 |
Covered |
T1,T2,T4 |
Key_1024 |
Covered |
T1,T2,T4 |
default |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 355 if ((!rst_ni))
-2-: 357 if (hash_start_or_continue)
-3-: 359 if ((reg_hash_done || reg_hash_stop))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 365 if ((!rst_ni))
-2-: 397 if (((!cfg_block) && reg2hw.cfg.hmac_en.qe))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 404 if ((!rst_ni))
-2-: 406 if (hash_start_or_continue)
-3-: 408 if (packer_flush_done)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 473 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 540 if (hmac_fifo_wsel)
-2-: 542 if ((digest_size == SHA2_256))
-3-: 545 if (((digest_size == SHA2_384) || (digest_size == SHA2_512)))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
1 |
- |
Covered |
T1,T2,T4 |
1 |
0 |
1 |
Covered |
T1,T2,T4 |
1 |
0 |
0 |
Not Covered |
|
0 |
- |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 625 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 631 if ((!cfg_block))
-2-: 632 if (reg2hw.msg_length_lower.qe)
-3-: 635 if (reg2hw.msg_length_upper.qe)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
1 |
- |
Not Covered |
|
1 |
0 |
- |
Covered |
T1,T2,T3 |
1 |
- |
1 |
Not Covered |
|
1 |
- |
0 |
Covered |
T1,T2,T3 |
0 |
- |
- |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 640 if (hash_start)
-2-: 642 if (((msg_write && sha_en) && packer_ready))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 811 if (cfg_block)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 834 case (1'b1)
Branches:
-1- | Status | Tests |
invalid_config_atstart |
Covered |
T1,T2,T4 |
hash_start_sha_disabled |
Covered |
T4,T7,T18 |
hash_start_active |
Covered |
T4,T7,T18 |
msg_push_not_allowed |
Covered |
T1,T2,T4 |
update_seckey_inprocess |
Covered |
T4,T7,T19 |
default |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 881 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 909 if ((!rst_ni))
-2-: 910 if (hash_process)
-3-: 911 if (reg_hash_done)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 916 if ((!rst_ni))
-2-: 917 if (hash_start_or_continue)
-3-: 918 if ((hash_process || reg_hash_stop))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
hmac
Assertion Details
AlertKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
100 |
0 |
0 |
T3 |
3229 |
10 |
0 |
0 |
T4 |
276911 |
0 |
0 |
0 |
T5 |
59517 |
0 |
0 |
0 |
T6 |
314345 |
0 |
0 |
0 |
T7 |
112205 |
0 |
0 |
0 |
T8 |
41907 |
0 |
0 |
0 |
T9 |
146048 |
0 |
0 |
0 |
T10 |
13128 |
0 |
0 |
0 |
T20 |
17083 |
0 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
T24 |
0 |
30 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
30 |
0 |
0 |
IntrFifoEmptyOKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
IntrHmacDoneOKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
TlOAReadyKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
TlODValidKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
ValidHashProcessAssert
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
35749 |
0 |
0 |
T1 |
87902 |
28 |
0 |
0 |
T2 |
114550 |
35 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
5 |
0 |
0 |
T5 |
59517 |
4 |
0 |
0 |
T6 |
314345 |
18 |
0 |
0 |
T7 |
112205 |
505 |
0 |
0 |
T8 |
0 |
25 |
0 |
0 |
T9 |
146048 |
12 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T20 |
17083 |
2 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
ValidHmacEnConditionAssert
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
9873 |
0 |
0 |
T1 |
87902 |
19 |
0 |
0 |
T2 |
114550 |
29 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
30 |
0 |
0 |
T5 |
59517 |
1 |
0 |
0 |
T6 |
314345 |
8 |
0 |
0 |
T7 |
112205 |
126 |
0 |
0 |
T8 |
0 |
22 |
0 |
0 |
T9 |
146048 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T20 |
17083 |
3 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
ValidWriteAssert
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[0].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[1].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[2].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[3].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut
| Line No. | Total | Covered | Percent |
TOTAL | | 194 | 186 | 95.88 |
CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
CONT_ASSIGN | 136 | 1 | 1 | 100.00 |
CONT_ASSIGN | 137 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
ALWAYS | 150 | 15 | 9 | 60.00 |
ALWAYS | 192 | 3 | 3 | 100.00 |
CONT_ASSIGN | 199 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
ALWAYS | 204 | 7 | 7 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
ALWAYS | 231 | 19 | 19 | 100.00 |
CONT_ASSIGN | 277 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
CONT_ASSIGN | 285 | 1 | 1 | 100.00 |
ALWAYS | 287 | 5 | 5 | 100.00 |
CONT_ASSIGN | 301 | 1 | 1 | 100.00 |
ALWAYS | 304 | 3 | 3 | 100.00 |
CONT_ASSIGN | 308 | 1 | 1 | 100.00 |
ALWAYS | 310 | 7 | 7 | 100.00 |
CONT_ASSIGN | 325 | 1 | 1 | 100.00 |
CONT_ASSIGN | 326 | 1 | 1 | 100.00 |
CONT_ASSIGN | 327 | 1 | 1 | 100.00 |
CONT_ASSIGN | 329 | 1 | 1 | 100.00 |
CONT_ASSIGN | 330 | 1 | 1 | 100.00 |
CONT_ASSIGN | 331 | 1 | 1 | 100.00 |
CONT_ASSIGN | 332 | 1 | 1 | 100.00 |
CONT_ASSIGN | 333 | 1 | 1 | 100.00 |
CONT_ASSIGN | 334 | 1 | 1 | 100.00 |
CONT_ASSIGN | 335 | 1 | 1 | 100.00 |
CONT_ASSIGN | 337 | 1 | 1 | 100.00 |
CONT_ASSIGN | 338 | 1 | 1 | 100.00 |
CONT_ASSIGN | 339 | 1 | 1 | 100.00 |
CONT_ASSIGN | 340 | 1 | 1 | 100.00 |
CONT_ASSIGN | 343 | 1 | 1 | 100.00 |
CONT_ASSIGN | 344 | 1 | 1 | 100.00 |
CONT_ASSIGN | 349 | 1 | 1 | 100.00 |
CONT_ASSIGN | 350 | 1 | 1 | 100.00 |
CONT_ASSIGN | 351 | 1 | 1 | 100.00 |
CONT_ASSIGN | 352 | 1 | 1 | 100.00 |
ALWAYS | 355 | 6 | 6 | 100.00 |
ALWAYS | 365 | 4 | 4 | 100.00 |
ALWAYS | 404 | 6 | 6 | 100.00 |
CONT_ASSIGN | 453 | 1 | 1 | 100.00 |
CONT_ASSIGN | 460 | 1 | 1 | 100.00 |
CONT_ASSIGN | 468 | 1 | 1 | 100.00 |
CONT_ASSIGN | 470 | 1 | 1 | 100.00 |
ALWAYS | 473 | 5 | 5 | 100.00 |
CONT_ASSIGN | 514 | 1 | 1 | 100.00 |
CONT_ASSIGN | 517 | 1 | 1 | 100.00 |
CONT_ASSIGN | 523 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 529 | 1 | 1 | 100.00 |
CONT_ASSIGN | 531 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 533 | 1 | 1 | 100.00 |
ALWAYS | 538 | 8 | 8 | 100.00 |
CONT_ASSIGN | 612 | 1 | 1 | 100.00 |
ALWAYS | 617 | 3 | 3 | 100.00 |
ALWAYS | 625 | 3 | 3 | 100.00 |
ALWAYS | 630 | 10 | 8 | 80.00 |
CONT_ASSIGN | 647 | 1 | 1 | 100.00 |
CONT_ASSIGN | 648 | 1 | 1 | 100.00 |
CONT_ASSIGN | 655 | 1 | 1 | 100.00 |
CONT_ASSIGN | 656 | 1 | 1 | 100.00 |
CONT_ASSIGN | 766 | 1 | 1 | 100.00 |
CONT_ASSIGN | 795 | 1 | 1 | 100.00 |
CONT_ASSIGN | 796 | 1 | 1 | 100.00 |
CONT_ASSIGN | 797 | 1 | 1 | 100.00 |
CONT_ASSIGN | 802 | 1 | 1 | 100.00 |
CONT_ASSIGN | 807 | 1 | 1 | 100.00 |
ALWAYS | 810 | 6 | 6 | 100.00 |
CONT_ASSIGN | 826 | 1 | 1 | 100.00 |
ALWAYS | 832 | 7 | 7 | 100.00 |
CONT_ASSIGN | 875 | 1 | 1 | 100.00 |
CONT_ASSIGN | 879 | 1 | 1 | 100.00 |
ALWAYS | 881 | 3 | 3 | 100.00 |
CONT_ASSIGN | 887 | 1 | 1 | 100.00 |
ALWAYS | 909 | 6 | 6 | 100.00 |
ALWAYS | 916 | 6 | 6 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv' or '../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
135 |
1 |
1 |
136 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
150 |
1 |
1 |
151 |
1 |
1 |
153 |
1 |
1 |
155 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
160 |
0 |
1 |
|
|
|
MISSING_ELSE |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
0 |
1 |
176 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
181 |
0 |
1 |
182 |
0 |
1 |
183 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
192 |
1 |
1 |
193 |
1 |
1 |
195 |
1 |
1 |
199 |
1 |
1 |
200 |
1 |
1 |
204 |
1 |
1 |
205 |
1 |
1 |
206 |
1 |
1 |
207 |
1 |
1 |
209 |
1 |
1 |
210 |
1 |
1 |
212 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
219 |
2 |
2 |
220 |
1 |
1 |
231 |
1 |
1 |
232 |
1 |
1 |
234 |
1 |
1 |
236 |
1 |
1 |
240 |
1 |
1 |
242 |
1 |
1 |
243 |
1 |
1 |
244 |
1 |
1 |
246 |
1 |
1 |
249 |
1 |
1 |
252 |
1 |
1 |
|
|
|
MISSING_ELSE |
256 |
1 |
1 |
257 |
1 |
1 |
261 |
1 |
1 |
262 |
1 |
1 |
266 |
1 |
1 |
267 |
1 |
1 |
270 |
1 |
1 |
271 |
1 |
1 |
277 |
1 |
1 |
282 |
1 |
1 |
283 |
1 |
1 |
285 |
1 |
1 |
287 |
1 |
1 |
289 |
1 |
1 |
290 |
1 |
1 |
291 |
1 |
1 |
292 |
1 |
1 |
301 |
1 |
1 |
304 |
2 |
2 |
305 |
1 |
1 |
308 |
1 |
1 |
310 |
1 |
1 |
312 |
1 |
1 |
313 |
1 |
1 |
314 |
1 |
1 |
315 |
1 |
1 |
316 |
1 |
1 |
317 |
1 |
1 |
325 |
1 |
1 |
326 |
1 |
1 |
327 |
1 |
1 |
329 |
1 |
1 |
330 |
1 |
1 |
331 |
1 |
1 |
332 |
1 |
1 |
333 |
1 |
1 |
334 |
1 |
1 |
335 |
1 |
1 |
337 |
1 |
1 |
338 |
1 |
1 |
339 |
1 |
1 |
340 |
1 |
1 |
343 |
1 |
1 |
344 |
1 |
1 |
349 |
1 |
1 |
350 |
1 |
1 |
351 |
1 |
1 |
352 |
1 |
1 |
355 |
1 |
1 |
356 |
1 |
1 |
357 |
1 |
1 |
358 |
1 |
1 |
359 |
1 |
1 |
360 |
1 |
1 |
|
|
|
MISSING_ELSE |
365 |
1 |
1 |
366 |
1 |
1 |
397 |
1 |
1 |
398 |
1 |
1 |
|
|
|
MISSING_ELSE |
404 |
1 |
1 |
405 |
1 |
1 |
406 |
1 |
1 |
407 |
1 |
1 |
408 |
1 |
1 |
409 |
1 |
1 |
|
|
|
MISSING_ELSE |
453 |
1 |
1 |
460 |
1 |
1 |
468 |
1 |
1 |
470 |
1 |
1 |
473 |
1 |
1 |
474 |
1 |
1 |
475 |
1 |
1 |
477 |
1 |
1 |
478 |
1 |
1 |
514 |
1 |
1 |
517 |
1 |
1 |
523 |
1 |
1 |
528 |
1 |
1 |
529 |
1 |
1 |
531 |
1 |
1 |
532 |
1 |
1 |
533 |
1 |
1 |
538 |
1 |
1 |
540 |
1 |
1 |
541 |
1 |
1 |
542 |
1 |
1 |
544 |
1 |
1 |
545 |
1 |
1 |
547 |
1 |
1 |
548 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
|
|
|
MISSING_ELSE |
612 |
1 |
1 |
617 |
1 |
1 |
618 |
1 |
1 |
619 |
1 |
1 |
625 |
2 |
2 |
626 |
1 |
1 |
630 |
1 |
1 |
631 |
1 |
1 |
632 |
1 |
1 |
633 |
0 |
1 |
|
|
|
MISSING_ELSE |
635 |
1 |
1 |
636 |
0 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
640 |
1 |
1 |
641 |
1 |
1 |
642 |
1 |
1 |
643 |
1 |
1 |
|
|
|
MISSING_ELSE |
647 |
1 |
1 |
648 |
1 |
1 |
655 |
1 |
1 |
656 |
1 |
1 |
766 |
1 |
1 |
795 |
1 |
1 |
796 |
1 |
1 |
797 |
1 |
1 |
802 |
1 |
1 |
807 |
1 |
1 |
810 |
1 |
1 |
811 |
1 |
1 |
812 |
1 |
1 |
813 |
1 |
1 |
814 |
1 |
1 |
|
|
|
MISSING_ELSE |
818 |
1 |
1 |
826 |
1 |
1 |
832 |
1 |
1 |
834 |
1 |
1 |
837 |
1 |
1 |
841 |
1 |
1 |
845 |
1 |
1 |
849 |
1 |
1 |
853 |
1 |
1 |
875 |
1 |
1 |
879 |
1 |
1 |
881 |
1 |
1 |
882 |
1 |
1 |
884 |
1 |
1 |
887 |
1 |
1 |
909 |
2 |
2 |
910 |
2 |
2 |
911 |
2 |
2 |
|
|
|
MISSING_ELSE |
916 |
2 |
2 |
917 |
2 |
2 |
918 |
2 |
2 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut
| Total | Covered | Percent |
Conditions | 173 | 147 | 84.97 |
Logical | 173 | 147 | 84.97 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 240
EXPRESSION (digest_size == SHA2_256)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 244
EXPRESSION ((digest_size == SHA2_384) || (digest_size == SHA2_512))
------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
LINE 244
SUB-EXPRESSION (digest_size == SHA2_384)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 244
SUB-EXPRESSION (digest_size == SHA2_512)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 246
EXPRESSION (reg2hw.digest[(2 * i)].qe ? prim_sha2_pkg::conv_endian32(reg2hw.digest[(2 * i)].q, digest_swap) : digest[i][63:32])
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Not Covered | |
LINE 249
EXPRESSION (reg2hw.digest[((2 * i) + 1)].qe ? prim_sha2_pkg::conv_endian32(reg2hw.digest[((2 * i) + 1)].q, digest_swap) : digest[i][31:0])
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Not Covered | |
LINE 252
EXPRESSION (reg2hw.digest[(2 * i)].qe | reg2hw.digest[((2 * i) + 1)].qe)
------------1------------ ---------------2---------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 256
EXPRESSION (digest_size_started_q == SHA2_256)
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 262
EXPRESSION ((digest_size_started_q == SHA2_384) || (digest_size_started_q == SHA2_512))
-----------------1----------------- -----------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
LINE 262
SUB-EXPRESSION (digest_size_started_q == SHA2_384)
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 262
SUB-EXPRESSION (digest_size_started_q == SHA2_512)
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 301
EXPRESSION (hash_start_or_continue ? digest_size : digest_size_started_q)
-----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 337
EXPRESSION (reg2hw.cmd.hash_start.qe & reg2hw.cmd.hash_start.q)
------------1----------- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 338
EXPRESSION (reg2hw.cmd.hash_stop.qe & reg2hw.cmd.hash_stop.q)
-----------1----------- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Not Covered | |
LINE 339
EXPRESSION (reg2hw.cmd.hash_continue.qe & reg2hw.cmd.hash_continue.q)
-------------1------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Not Covered | |
LINE 340
EXPRESSION (reg2hw.cmd.hash_process.qe & reg2hw.cmd.hash_process.q)
-------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 349
EXPRESSION (reg_hash_start & sha_en & ((~cfg_block)) & ((~invalid_config)))
-------1------ ---2-- -------3------ ---------4---------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Covered | T4,T7,T18 |
1 | 1 | 0 | 1 | Covered | T4,T7,T18 |
1 | 1 | 1 | 0 | Covered | T1,T2,T4 |
1 | 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 350
EXPRESSION (reg_hash_continue & sha_en & ((~cfg_block)) & ((~invalid_config)))
--------1-------- ---2-- -------3------ ---------4---------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Not Covered | |
1 | 1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | 1 | Not Covered | |
LINE 351
EXPRESSION (reg_hash_process & sha_en & cfg_block & ((~invalid_config)))
--------1------- ---2-- ----3---- ---------4---------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Not Covered | |
1 | 1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 352
EXPRESSION (hash_start | hash_continue)
-----1---- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 359
EXPRESSION (reg_hash_done || reg_hash_stop)
------1------ ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 397
EXPRESSION (((!cfg_block)) && reg2hw.cfg.hmac_en.qe)
-------1------ ----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 453
EXPRESSION (fifo_empty_q & ((~fifo_empty)))
------1----- -------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 460
EXPRESSION
Number Term
1 fifo_full ? 1'b1 : (fifo_empty_negedge ? 1'b0 : ((reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop) ? 1'b0 : fifo_full_seen_q)))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 460
SUB-EXPRESSION (fifo_empty_negedge ? 1'b0 : ((reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop) ? 1'b0 : fifo_full_seen_q))
---------1--------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 460
SUB-EXPRESSION ((reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop) ? 1'b0 : fifo_full_seen_q)
-------------------------------------1------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 460
SUB-EXPRESSION (reg_hash_start || reg_hash_continue || reg_hash_process || reg_hash_stop)
-------1------ --------2-------- --------3------- ------4------
-1- | -2- | -3- | -4- | Status | Tests |
0 | 0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 0 | 1 | Not Covered | |
0 | 0 | 1 | 0 | Covered | T1,T2,T4 |
0 | 1 | 0 | 0 | Not Covered | |
1 | 0 | 0 | 0 | Covered | T1,T2,T4 |
LINE 468
EXPRESSION (((~msg_allowed)) || ((~fifo_full_seen_q)))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T20 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
LINE 470
EXPRESSION (fifo_empty_gate ? 1'b0 : fifo_empty)
-------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T20 |
1 | Covered | T1,T2,T3 |
LINE 514
EXPRESSION (msg_fifo_req & ((~msg_fifo_we)))
------1----- --------2-------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 517
EXPRESSION (msg_fifo_req & ((~hmac_fifo_wsel)) & packer_ready)
------1----- ---------2--------- ------3-----
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | T1,T2,T20 |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 533
EXPRESSION ((hmac_fifo_wsel && fifo_wready) ? hmac_fifo_wvalid : reg_fifo_wvalid)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 533
SUB-EXPRESSION (hmac_fifo_wsel && fifo_wready)
-------1------ -----2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 542
EXPRESSION (digest_size == SHA2_256)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 545
EXPRESSION ((digest_size == SHA2_384) || (digest_size == SHA2_512))
------------1------------ ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Not Covered | |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
LINE 545
SUB-EXPRESSION (digest_size == SHA2_384)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 545
SUB-EXPRESSION (digest_size == SHA2_512)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T4 |
LINE 559
EXPRESSION (fifo_wvalid & sha_en)
-----1----- ---2--
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T4 |
LINE 612
EXPRESSION (msg_fifo_req & msg_fifo_we & ((~hmac_fifo_wsel)) & msg_allowed)
------1----- -----2----- ---------3--------- -----4-----
-1- | -2- | -3- | -4- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | 0 | Covered | T1,T2,T4 |
1 | 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 642
EXPRESSION (msg_write && sha_en && packer_ready)
----1---- ---2-- ------3-----
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | T1,T2,T20 |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 662
EXPRESSION (msg_write & sha_en)
----1---- ---2--
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T4 |
LINE 662
EXPRESSION (fifo_wready & ((~hmac_fifo_wsel)))
-----1----- ---------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 766
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T22,T23 |
LINE 795
EXPRESSION ((reg_hash_start | reg_hash_continue) & ((~sha_en)))
------------------1----------------- -----2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T4,T7,T18 |
LINE 795
SUB-EXPRESSION (reg_hash_start | reg_hash_continue)
-------1------ --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 796
EXPRESSION ((reg_hash_start | reg_hash_continue) & cfg_block)
------------------1----------------- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T4,T7,T18 |
LINE 796
SUB-EXPRESSION (reg_hash_start | reg_hash_continue)
-------1------ --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 797
EXPRESSION (msg_fifo_req & ((~msg_allowed)))
------1----- --------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 802
EXPRESSION ((digest_size == SHA2_None) | ((key_length == Key_None) && hmac_en) | ((key_length == Key_1024) && (digest_size == SHA2_256) && hmac_en))
-------------1------------ ------------------2------------------ ---------------------------------3--------------------------------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T1,T2,T4 |
0 | 0 | 1 | Covered | T1,T2,T5 |
0 | 1 | 0 | Covered | T2,T4,T5 |
1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 802
SUB-EXPRESSION (digest_size == SHA2_None)
-------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 802
SUB-EXPRESSION ((key_length == Key_None) && hmac_en)
------------1----------- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 802
SUB-EXPRESSION (key_length == Key_None)
------------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 802
SUB-EXPRESSION ((key_length == Key_1024) && (digest_size == SHA2_256) && hmac_en)
------------1----------- ------------2------------ ---3---
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Covered | T2,T4,T20 |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 802
SUB-EXPRESSION (key_length == Key_1024)
------------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 802
SUB-EXPRESSION (digest_size == SHA2_256)
------------1------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 807
EXPRESSION ((reg_hash_start || reg_hash_continue) & invalid_config)
------------------1------------------ -------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 807
SUB-EXPRESSION (reg_hash_start || reg_hash_continue)
-------1------ --------2--------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
LINE 826
EXPRESSION
Number Term
1 ((~reg2hw.intr_state.hmac_err.q)) &
2 (hash_start_sha_disabled | update_seckey_inprocess | hash_start_active | msg_push_not_allowed | invalid_config_atstart))
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 826
SUB-EXPRESSION (hash_start_sha_disabled | update_seckey_inprocess | hash_start_active | msg_push_not_allowed | invalid_config_atstart)
-----------1----------- -----------2----------- --------3-------- ----------4--------- -----------5----------
-1- | -2- | -3- | -4- | -5- | Status | Tests |
0 | 0 | 0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 0 | 0 | 1 | Covered | T1,T2,T4 |
0 | 0 | 0 | 1 | 0 | Covered | T1,T2,T4 |
0 | 0 | 1 | 0 | 0 | Covered | T4,T7,T18 |
0 | 1 | 0 | 0 | 0 | Covered | T4,T7,T19 |
1 | 0 | 0 | 0 | 0 | Covered | T4,T7,T18 |
LINE 875
EXPRESSION (((!reg_fifo_wvalid)) && ((!fifo_rvalid)) && hmac_core_idle && sha_core_idle)
----------1--------- --------2------- -------3------ ------4------
-1- | -2- | -3- | -4- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | 1 | Not Covered | |
1 | 1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 1 | 0 | Covered | T1,T2,T4 |
1 | 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 918
EXPRESSION (hash_process || reg_hash_stop)
------1----- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
Toggle Coverage for Instance : tb.dut
| Total | Covered | Percent |
Totals |
30 |
30 |
100.00 |
Total Bits |
346 |
346 |
100.00 |
Total Bits 0->1 |
173 |
173 |
100.00 |
Total Bits 1->0 |
173 |
173 |
100.00 |
| | | |
Ports |
30 |
30 |
100.00 |
Port Bits |
346 |
346 |
100.00 |
Port Bits 0->1 |
173 |
173 |
100.00 |
Port Bits 1->0 |
173 |
173 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T3,T7,T24 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T3,T6,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T6 |
Yes |
T1,T2,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T11,T12,T15 |
Yes |
T11,T12,T15 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T4 |
Yes |
T1,T2,T4 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T3,T21,T22 |
Yes |
T3,T21,T22 |
INPUT |
alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T3,T21,T22 |
Yes |
T3,T21,T22 |
OUTPUT |
intr_hmac_done_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
intr_fifo_empty_o |
Yes |
Yes |
T25,T26,T27 |
Yes |
T25,T26,T27 |
OUTPUT |
intr_hmac_err_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
idle_o[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
*Tests covering at least one bit in the range
FSM Coverage for Instance : tb.dut
Summary for FSM :: done_state_q
| Total | Covered | Percent | |
States |
4 |
2 |
50.00 |
(Not included in score) |
Transitions |
5 |
2 |
40.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: done_state_q
states | Line No. | Covered | Tests |
DoneAwaitCmd |
167 |
Covered |
T1,T2,T3 |
DoneAwaitHashComplete |
176 |
Not Covered |
|
DoneAwaitHashDone |
157 |
Covered |
T1,T2,T4 |
DoneAwaitMessageComplete |
160 |
Not Covered |
|
transitions | Line No. | Covered | Tests |
DoneAwaitCmd->DoneAwaitHashDone |
157 |
Covered |
T1,T2,T4 |
DoneAwaitCmd->DoneAwaitMessageComplete |
160 |
Not Covered |
|
DoneAwaitHashComplete->DoneAwaitCmd |
183 |
Not Covered |
|
DoneAwaitHashDone->DoneAwaitCmd |
167 |
Covered |
T1,T2,T4 |
DoneAwaitMessageComplete->DoneAwaitHashComplete |
176 |
Not Covered |
|
Branch Coverage for Instance : tb.dut
| Line No. | Total | Covered | Percent |
Branches |
|
93 |
82 |
88.17 |
TERNARY |
301 |
2 |
2 |
100.00 |
TERNARY |
460 |
4 |
4 |
100.00 |
TERNARY |
470 |
2 |
2 |
100.00 |
TERNARY |
533 |
2 |
2 |
100.00 |
CASE |
153 |
10 |
4 |
40.00 |
IF |
192 |
2 |
2 |
100.00 |
IF |
205 |
3 |
3 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
240 |
6 |
4 |
66.67 |
IF |
256 |
3 |
3 |
100.00 |
CASE |
289 |
4 |
4 |
100.00 |
IF |
304 |
2 |
2 |
100.00 |
CASE |
312 |
6 |
6 |
100.00 |
IF |
355 |
4 |
4 |
100.00 |
IF |
365 |
3 |
3 |
100.00 |
IF |
404 |
4 |
4 |
100.00 |
IF |
473 |
2 |
2 |
100.00 |
IF |
540 |
4 |
3 |
75.00 |
IF |
625 |
2 |
2 |
100.00 |
IF |
631 |
5 |
3 |
60.00 |
IF |
640 |
3 |
3 |
100.00 |
IF |
811 |
2 |
2 |
100.00 |
CASE |
834 |
6 |
6 |
100.00 |
IF |
881 |
2 |
2 |
100.00 |
IF |
909 |
4 |
4 |
100.00 |
IF |
916 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv' or '../src/lowrisc_ip_hmac_0.1/rtl/hmac.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 301 (hash_start_or_continue) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 460 (fifo_full) ?
-2-: 460 (fifo_empty_negedge) ?
-3-: 460 ((((reg_hash_start || reg_hash_continue) || reg_hash_process) || reg_hash_stop)) ?
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 470 (fifo_empty_gate) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T20 |
LineNo. Expression
-1-: 533 ((hmac_fifo_wsel && fifo_wready)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 153 case (done_state_q)
-2-: 155 if (sha_hash_process)
-3-: 158 if (reg_hash_stop)
-4-: 165 if (reg_hash_done)
-5-: 172 if (digest_on_blk)
-6-: 181 if ((!hash_running))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | Status | Tests |
DoneAwaitCmd |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T4 |
DoneAwaitCmd |
0 |
1 |
- |
- |
- |
Not Covered |
|
DoneAwaitCmd |
0 |
0 |
- |
- |
- |
Covered |
T1,T2,T3 |
DoneAwaitHashDone |
- |
- |
1 |
- |
- |
Covered |
T1,T2,T4 |
DoneAwaitHashDone |
- |
- |
0 |
- |
- |
Covered |
T1,T2,T4 |
DoneAwaitMessageComplete |
- |
- |
- |
1 |
- |
Not Covered |
|
DoneAwaitMessageComplete |
- |
- |
- |
0 |
- |
Not Covered |
|
DoneAwaitHashComplete |
- |
- |
- |
- |
1 |
Not Covered |
|
DoneAwaitHashComplete |
- |
- |
- |
- |
0 |
Not Covered |
|
default |
- |
- |
- |
- |
- |
Not Covered |
|
LineNo. Expression
-1-: 192 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 205 if (wipe_secret)
-2-: 207 if ((!cfg_block))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T6,T7,T28 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 240 if ((digest_size == SHA2_256))
-2-: 244 if (((digest_size == SHA2_384) || (digest_size == SHA2_512)))
-3-: 246 (reg2hw.digest[(2 * i)].qe) ?
-4-: 249 (reg2hw.digest[((2 * i) + 1)].qe) ?
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
1 |
- |
Not Covered |
|
0 |
1 |
0 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
1 |
Not Covered |
|
0 |
1 |
- |
0 |
Covered |
T1,T2,T4 |
0 |
0 |
- |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 256 if ((digest_size_started_q == SHA2_256))
-2-: 262 if (((digest_size_started_q == SHA2_384) || (digest_size_started_q == SHA2_512)))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 289 case (digest_size_supplied)
Branches:
-1- | Status | Tests |
SHA2_256 |
Covered |
T1,T2,T4 |
SHA2_384 |
Covered |
T1,T2,T4 |
SHA2_512 |
Covered |
T1,T2,T4 |
default |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 304 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 312 case (key_length_supplied)
Branches:
-1- | Status | Tests |
Key_128 |
Covered |
T1,T2,T4 |
Key_256 |
Covered |
T1,T2,T4 |
Key_384 |
Covered |
T1,T2,T4 |
Key_512 |
Covered |
T1,T2,T4 |
Key_1024 |
Covered |
T1,T2,T4 |
default |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 355 if ((!rst_ni))
-2-: 357 if (hash_start_or_continue)
-3-: 359 if ((reg_hash_done || reg_hash_stop))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 365 if ((!rst_ni))
-2-: 397 if (((!cfg_block) && reg2hw.cfg.hmac_en.qe))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 404 if ((!rst_ni))
-2-: 406 if (hash_start_or_continue)
-3-: 408 if (packer_flush_done)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 473 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 540 if (hmac_fifo_wsel)
-2-: 542 if ((digest_size == SHA2_256))
-3-: 545 if (((digest_size == SHA2_384) || (digest_size == SHA2_512)))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
1 |
- |
Covered |
T1,T2,T4 |
1 |
0 |
1 |
Covered |
T1,T2,T4 |
1 |
0 |
0 |
Not Covered |
|
0 |
- |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 625 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 631 if ((!cfg_block))
-2-: 632 if (reg2hw.msg_length_lower.qe)
-3-: 635 if (reg2hw.msg_length_upper.qe)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
1 |
- |
Not Covered |
|
1 |
0 |
- |
Covered |
T1,T2,T3 |
1 |
- |
1 |
Not Covered |
|
1 |
- |
0 |
Covered |
T1,T2,T3 |
0 |
- |
- |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 640 if (hash_start)
-2-: 642 if (((msg_write && sha_en) && packer_ready))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T4 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 811 if (cfg_block)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 834 case (1'b1)
Branches:
-1- | Status | Tests |
invalid_config_atstart |
Covered |
T1,T2,T4 |
hash_start_sha_disabled |
Covered |
T4,T7,T18 |
hash_start_active |
Covered |
T4,T7,T18 |
msg_push_not_allowed |
Covered |
T1,T2,T4 |
update_seckey_inprocess |
Covered |
T4,T7,T19 |
default |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 881 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 909 if ((!rst_ni))
-2-: 910 if (hash_process)
-3-: 911 if (reg_hash_done)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 916 if ((!rst_ni))
-2-: 917 if (hash_start_or_continue)
-3-: 918 if ((hash_process || reg_hash_stop))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut
Assertion Details
AlertKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
100 |
0 |
0 |
T3 |
3229 |
10 |
0 |
0 |
T4 |
276911 |
0 |
0 |
0 |
T5 |
59517 |
0 |
0 |
0 |
T6 |
314345 |
0 |
0 |
0 |
T7 |
112205 |
0 |
0 |
0 |
T8 |
41907 |
0 |
0 |
0 |
T9 |
146048 |
0 |
0 |
0 |
T10 |
13128 |
0 |
0 |
0 |
T20 |
17083 |
0 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
T24 |
0 |
30 |
0 |
0 |
T29 |
0 |
20 |
0 |
0 |
T30 |
0 |
10 |
0 |
0 |
T31 |
0 |
30 |
0 |
0 |
IntrFifoEmptyOKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
IntrHmacDoneOKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
TlOAReadyKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
TlODValidKnown
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
488920367 |
0 |
0 |
T1 |
87902 |
87844 |
0 |
0 |
T2 |
114550 |
114466 |
0 |
0 |
T3 |
3229 |
2417 |
0 |
0 |
T4 |
276911 |
276827 |
0 |
0 |
T5 |
59517 |
59464 |
0 |
0 |
T6 |
314345 |
314278 |
0 |
0 |
T7 |
112205 |
112198 |
0 |
0 |
T9 |
146048 |
145977 |
0 |
0 |
T20 |
17083 |
16991 |
0 |
0 |
T21 |
1057 |
1006 |
0 |
0 |
ValidHashProcessAssert
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
35749 |
0 |
0 |
T1 |
87902 |
28 |
0 |
0 |
T2 |
114550 |
35 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
5 |
0 |
0 |
T5 |
59517 |
4 |
0 |
0 |
T6 |
314345 |
18 |
0 |
0 |
T7 |
112205 |
505 |
0 |
0 |
T8 |
0 |
25 |
0 |
0 |
T9 |
146048 |
12 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T20 |
17083 |
2 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
ValidHmacEnConditionAssert
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
9873 |
0 |
0 |
T1 |
87902 |
19 |
0 |
0 |
T2 |
114550 |
29 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
30 |
0 |
0 |
T5 |
59517 |
1 |
0 |
0 |
T6 |
314345 |
8 |
0 |
0 |
T7 |
112205 |
126 |
0 |
0 |
T8 |
0 |
22 |
0 |
0 |
T9 |
146048 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T20 |
17083 |
3 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
ValidWriteAssert
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[0].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[1].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[2].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |
gen_assert_wmask_bytealign[3].unnamed$$_0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
488990330 |
24035262 |
0 |
0 |
T1 |
87902 |
49882 |
0 |
0 |
T2 |
114550 |
66788 |
0 |
0 |
T3 |
3229 |
0 |
0 |
0 |
T4 |
276911 |
32637 |
0 |
0 |
T5 |
59517 |
11240 |
0 |
0 |
T6 |
314345 |
13283 |
0 |
0 |
T7 |
112205 |
267495 |
0 |
0 |
T8 |
0 |
536 |
0 |
0 |
T9 |
146048 |
27202 |
0 |
0 |
T10 |
0 |
7514 |
0 |
0 |
T20 |
17083 |
8206 |
0 |
0 |
T21 |
1057 |
0 |
0 |
0 |