Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.i2c_core.u_i2c_fmtfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 0.00 0.00 u_i2c_fmtfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.i2c_core.u_i2c_rxfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 0.00 0.00 u_i2c_rxfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.i2c_core.u_i2c_txfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 0.00 0.00 u_i2c_txfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.i2c_core.u_i2c_acqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 0.00 0.00 u_i2c_acqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_fifo_sync_cnt
Line No.TotalCoveredPercent
TOTAL2000.00
CONT_ASSIGN29100.00
CONT_ASSIGN30100.00
CONT_ASSIGN32100.00
CONT_ASSIGN33100.00
ALWAYS74800.00
ALWAYS86800.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 0 1
30 0 1
32 0 1
33 0 1
74 0 1
75 0 1
76 0 1
77 0 1
78 0 1
79 0 1
80 0 1
81 0 1
==> MISSING_ELSE
86 0 1
87 0 1
88 0 1
89 0 1
90 0 1
91 0 1
92 0 1
93 0 1
==> MISSING_ELSE


Branch Coverage for Module : prim_fifo_sync_cnt
Line No.TotalCoveredPercent
Branches 10 0 0.00
IF 74 5 0 0.00
IF 86 5 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered

Line Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2000.00
CONT_ASSIGN29100.00
CONT_ASSIGN30100.00
CONT_ASSIGN32100.00
CONT_ASSIGN33100.00
ALWAYS74800.00
ALWAYS86800.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 0 1
30 0 1
32 0 1
33 0 1
74 0 1
75 0 1
76 0 1
77 0 1
78 0 1
79 0 1
80 0 1
81 0 1
==> MISSING_ELSE
86 0 1
87 0 1
88 0 1
89 0 1
90 0 1
91 0 1
92 0 1
93 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 0 0.00
IF 74 5 0 0.00
IF 86 5 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered

Line Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2000.00
CONT_ASSIGN29100.00
CONT_ASSIGN30100.00
CONT_ASSIGN32100.00
CONT_ASSIGN33100.00
ALWAYS74800.00
ALWAYS86800.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 0 1
30 0 1
32 0 1
33 0 1
74 0 1
75 0 1
76 0 1
77 0 1
78 0 1
79 0 1
80 0 1
81 0 1
==> MISSING_ELSE
86 0 1
87 0 1
88 0 1
89 0 1
90 0 1
91 0 1
92 0 1
93 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 0 0.00
IF 74 5 0 0.00
IF 86 5 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered

Line Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2000.00
CONT_ASSIGN29100.00
CONT_ASSIGN30100.00
CONT_ASSIGN32100.00
CONT_ASSIGN33100.00
ALWAYS74800.00
ALWAYS86800.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 0 1
30 0 1
32 0 1
33 0 1
74 0 1
75 0 1
76 0 1
77 0 1
78 0 1
79 0 1
80 0 1
81 0 1
==> MISSING_ELSE
86 0 1
87 0 1
88 0 1
89 0 1
90 0 1
91 0 1
92 0 1
93 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 0 0.00
IF 74 5 0 0.00
IF 86 5 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered

Line Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2000.00
CONT_ASSIGN29100.00
CONT_ASSIGN30100.00
CONT_ASSIGN32100.00
CONT_ASSIGN33100.00
ALWAYS74800.00
ALWAYS86800.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 0 1
30 0 1
32 0 1
33 0 1
74 0 1
75 0 1
76 0 1
77 0 1
78 0 1
79 0 1
80 0 1
81 0 1
==> MISSING_ELSE
86 0 1
87 0 1
88 0 1
89 0 1
90 0 1
91 0 1
92 0 1
93 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 0 0.00
IF 74 5 0 0.00
IF 86 5 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Not Covered
0 1 - - Not Covered
0 0 1 - Not Covered
0 0 0 1 Not Covered
0 0 0 0 Not Covered

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%