Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=13,Pass=0,Depth=64,OutputZeroIfEmpty=1,Secure=0,DepthW=7,gen_normal_fifo.PTRV_W=6,gen_normal_fifo.PTR_WIDTH=7 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T10,T21 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T9 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T24,T25 |
1 | 0 | 1 | Covered | T2,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T10 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T8,T9 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T10,T21 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T8,T9 |
1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=10,Pass=0,Depth=64,OutputZeroIfEmpty=1,Secure=0,DepthW=7,gen_normal_fifo.PTRV_W=6,gen_normal_fifo.PTR_WIDTH=7 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T40,T28,T43 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T28,T41 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T58,T59,T60 |
1 | 0 | 1 | Covered | T3,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T28,T43 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T40,T28,T43 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_fifo_sync ( parameter Width=8,Pass=0,Depth=64,OutputZeroIfEmpty=1,Secure=0,DepthW=7,gen_normal_fifo.PTRV_W=6,gen_normal_fifo.PTR_WIDTH=7 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 26 | 22 | 84.62 |
Logical | 26 | 22 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T10 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T3,T8,T6 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T3,T8,T6 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T9,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T6 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T8,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T6 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T6 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T10 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T8,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T8,T9,T10 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T3,T8,T6 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2099415592 |
637774629 |
0 |
0 |
T2 |
14625 |
13412 |
0 |
0 |
T3 |
161103 |
29287 |
0 |
0 |
T6 |
985232 |
245546 |
0 |
0 |
T7 |
465132 |
66561 |
0 |
0 |
T8 |
2522368 |
906581 |
0 |
0 |
T9 |
802760 |
214898 |
0 |
0 |
T10 |
417892 |
128324 |
0 |
0 |
T11 |
0 |
979947 |
0 |
0 |
T13 |
3667496 |
436366 |
0 |
0 |
T14 |
805881 |
140189 |
0 |
0 |
T16 |
0 |
141825 |
0 |
0 |
T18 |
583356 |
2371 |
0 |
0 |
T21 |
0 |
266735 |
0 |
0 |
T27 |
0 |
226381 |
0 |
0 |
T31 |
129319 |
84962 |
0 |
0 |
T38 |
0 |
4852 |
0 |
0 |
T40 |
2067224 |
513741 |
0 |
0 |
T53 |
0 |
244701 |
0 |
0 |
T56 |
0 |
118341 |
0 |
0 |
T61 |
0 |
24831 |
0 |
0 |
T62 |
0 |
667461 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2099415592 |
2098690252 |
0 |
0 |
T1 |
3304 |
2976 |
0 |
0 |
T2 |
58500 |
58288 |
0 |
0 |
T3 |
214804 |
214572 |
0 |
0 |
T6 |
985232 |
985204 |
0 |
0 |
T7 |
465132 |
464756 |
0 |
0 |
T8 |
2522368 |
2522120 |
0 |
0 |
T9 |
802760 |
802100 |
0 |
0 |
T10 |
417892 |
417272 |
0 |
0 |
T13 |
3667496 |
3666184 |
0 |
0 |
T18 |
583356 |
583068 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2099415592 |
2098690252 |
0 |
0 |
T1 |
3304 |
2976 |
0 |
0 |
T2 |
58500 |
58288 |
0 |
0 |
T3 |
214804 |
214572 |
0 |
0 |
T6 |
985232 |
985204 |
0 |
0 |
T7 |
465132 |
464756 |
0 |
0 |
T8 |
2522368 |
2522120 |
0 |
0 |
T9 |
802760 |
802100 |
0 |
0 |
T10 |
417892 |
417272 |
0 |
0 |
T13 |
3667496 |
3666184 |
0 |
0 |
T18 |
583356 |
583068 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2099415592 |
2098690252 |
0 |
0 |
T1 |
3304 |
2976 |
0 |
0 |
T2 |
58500 |
58288 |
0 |
0 |
T3 |
214804 |
214572 |
0 |
0 |
T6 |
985232 |
985204 |
0 |
0 |
T7 |
465132 |
464756 |
0 |
0 |
T8 |
2522368 |
2522120 |
0 |
0 |
T9 |
802760 |
802100 |
0 |
0 |
T10 |
417892 |
417272 |
0 |
0 |
T13 |
3667496 |
3666184 |
0 |
0 |
T18 |
583356 |
583068 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2099415592 |
637774629 |
0 |
0 |
T2 |
14625 |
13412 |
0 |
0 |
T3 |
161103 |
29287 |
0 |
0 |
T6 |
985232 |
245546 |
0 |
0 |
T7 |
465132 |
66561 |
0 |
0 |
T8 |
2522368 |
906581 |
0 |
0 |
T9 |
802760 |
214898 |
0 |
0 |
T10 |
417892 |
128324 |
0 |
0 |
T11 |
0 |
979947 |
0 |
0 |
T13 |
3667496 |
436366 |
0 |
0 |
T14 |
805881 |
140189 |
0 |
0 |
T16 |
0 |
141825 |
0 |
0 |
T18 |
583356 |
2371 |
0 |
0 |
T21 |
0 |
266735 |
0 |
0 |
T27 |
0 |
226381 |
0 |
0 |
T31 |
129319 |
84962 |
0 |
0 |
T38 |
0 |
4852 |
0 |
0 |
T40 |
2067224 |
513741 |
0 |
0 |
T53 |
0 |
244701 |
0 |
0 |
T56 |
0 |
118341 |
0 |
0 |
T61 |
0 |
24831 |
0 |
0 |
T62 |
0 |
667461 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo
| Total | Covered | Percent |
Conditions | 26 | 22 | 84.62 |
Logical | 26 | 22 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T10 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T9,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T10 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T8,T9,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T10 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T10 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T10 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T8,T9,T10 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T8,T9,T10 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T9,T10 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
42109601 |
0 |
0 |
T6 |
246308 |
0 |
0 |
0 |
T7 |
116283 |
0 |
0 |
0 |
T8 |
630592 |
296630 |
0 |
0 |
T9 |
200690 |
59758 |
0 |
0 |
T10 |
104473 |
24801 |
0 |
0 |
T11 |
0 |
979947 |
0 |
0 |
T13 |
916874 |
0 |
0 |
0 |
T14 |
268627 |
0 |
0 |
0 |
T18 |
145839 |
0 |
0 |
0 |
T21 |
0 |
58805 |
0 |
0 |
T27 |
0 |
10207 |
0 |
0 |
T31 |
129319 |
0 |
0 |
0 |
T40 |
516806 |
0 |
0 |
0 |
T53 |
0 |
9979 |
0 |
0 |
T61 |
0 |
12203 |
0 |
0 |
T62 |
0 |
213348 |
0 |
0 |
T63 |
0 |
25602 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
42109601 |
0 |
0 |
T6 |
246308 |
0 |
0 |
0 |
T7 |
116283 |
0 |
0 |
0 |
T8 |
630592 |
296630 |
0 |
0 |
T9 |
200690 |
59758 |
0 |
0 |
T10 |
104473 |
24801 |
0 |
0 |
T11 |
0 |
979947 |
0 |
0 |
T13 |
916874 |
0 |
0 |
0 |
T14 |
268627 |
0 |
0 |
0 |
T18 |
145839 |
0 |
0 |
0 |
T21 |
0 |
58805 |
0 |
0 |
T27 |
0 |
10207 |
0 |
0 |
T31 |
129319 |
0 |
0 |
0 |
T40 |
516806 |
0 |
0 |
0 |
T53 |
0 |
9979 |
0 |
0 |
T61 |
0 |
12203 |
0 |
0 |
T62 |
0 |
213348 |
0 |
0 |
T63 |
0 |
25602 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo
| Total | Covered | Percent |
Conditions | 26 | 22 | 84.62 |
Logical | 26 | 22 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T14,T16 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T14,T16 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T13,T14,T16 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
155641830 |
0 |
0 |
T3 |
53701 |
19495 |
0 |
0 |
T6 |
246308 |
244567 |
0 |
0 |
T7 |
116283 |
83283 |
0 |
0 |
T8 |
630592 |
0 |
0 |
0 |
T9 |
200690 |
0 |
0 |
0 |
T10 |
104473 |
0 |
0 |
0 |
T13 |
916874 |
620220 |
0 |
0 |
T14 |
268627 |
268161 |
0 |
0 |
T16 |
0 |
247257 |
0 |
0 |
T18 |
145839 |
134803 |
0 |
0 |
T28 |
0 |
5522 |
0 |
0 |
T31 |
0 |
90048 |
0 |
0 |
T40 |
516806 |
0 |
0 |
0 |
T56 |
0 |
105724 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
155641830 |
0 |
0 |
T3 |
53701 |
19495 |
0 |
0 |
T6 |
246308 |
244567 |
0 |
0 |
T7 |
116283 |
83283 |
0 |
0 |
T8 |
630592 |
0 |
0 |
0 |
T9 |
200690 |
0 |
0 |
0 |
T10 |
104473 |
0 |
0 |
0 |
T13 |
916874 |
620220 |
0 |
0 |
T14 |
268627 |
268161 |
0 |
0 |
T16 |
0 |
247257 |
0 |
0 |
T18 |
145839 |
134803 |
0 |
0 |
T28 |
0 |
5522 |
0 |
0 |
T31 |
0 |
90048 |
0 |
0 |
T40 |
516806 |
0 |
0 |
0 |
T56 |
0 |
105724 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T10,T21 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T8,T9,T10 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T9 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T24,T25 |
1 | 0 | 1 | Covered | T2,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T10 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T8,T9 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T10,T21 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T8,T10,T21 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T8,T9,T10 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T8,T9 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
191054771 |
0 |
0 |
T2 |
14625 |
13412 |
0 |
0 |
T3 |
53701 |
0 |
0 |
0 |
T6 |
246308 |
0 |
0 |
0 |
T7 |
116283 |
0 |
0 |
0 |
T8 |
630592 |
609951 |
0 |
0 |
T9 |
200690 |
155140 |
0 |
0 |
T10 |
104473 |
103523 |
0 |
0 |
T13 |
916874 |
0 |
0 |
0 |
T18 |
145839 |
0 |
0 |
0 |
T21 |
0 |
207930 |
0 |
0 |
T27 |
0 |
216174 |
0 |
0 |
T38 |
0 |
4852 |
0 |
0 |
T40 |
516806 |
0 |
0 |
0 |
T53 |
0 |
234722 |
0 |
0 |
T61 |
0 |
12628 |
0 |
0 |
T62 |
0 |
454113 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
191054771 |
0 |
0 |
T2 |
14625 |
13412 |
0 |
0 |
T3 |
53701 |
0 |
0 |
0 |
T6 |
246308 |
0 |
0 |
0 |
T7 |
116283 |
0 |
0 |
0 |
T8 |
630592 |
609951 |
0 |
0 |
T9 |
200690 |
155140 |
0 |
0 |
T10 |
104473 |
103523 |
0 |
0 |
T13 |
916874 |
0 |
0 |
0 |
T18 |
145839 |
0 |
0 |
0 |
T21 |
0 |
207930 |
0 |
0 |
T27 |
0 |
216174 |
0 |
0 |
T38 |
0 |
4852 |
0 |
0 |
T40 |
516806 |
0 |
0 |
0 |
T53 |
0 |
234722 |
0 |
0 |
T61 |
0 |
12628 |
0 |
0 |
T62 |
0 |
454113 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (7'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T40,T28,T43 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((7'(gen_normal_fifo.wptr_value) - 7'(gen_normal_fifo.rptr_value))) : (((7'(Depth) - 7'(gen_normal_fifo.rptr_value)) + 7'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T28,T41 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T58,T59,T60 |
1 | 0 | 1 | Covered | T3,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T7 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T28,T43 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T40,T28,T43 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T40,T28,T43 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T6,T7 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
248968427 |
0 |
0 |
T3 |
53701 |
29287 |
0 |
0 |
T6 |
246308 |
245546 |
0 |
0 |
T7 |
116283 |
66561 |
0 |
0 |
T8 |
630592 |
0 |
0 |
0 |
T9 |
200690 |
0 |
0 |
0 |
T10 |
104473 |
0 |
0 |
0 |
T13 |
916874 |
436366 |
0 |
0 |
T14 |
268627 |
140189 |
0 |
0 |
T16 |
0 |
141825 |
0 |
0 |
T18 |
145839 |
2371 |
0 |
0 |
T31 |
0 |
84962 |
0 |
0 |
T40 |
516806 |
513741 |
0 |
0 |
T56 |
0 |
118341 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
524672563 |
0 |
0 |
T1 |
826 |
744 |
0 |
0 |
T2 |
14625 |
14572 |
0 |
0 |
T3 |
53701 |
53643 |
0 |
0 |
T6 |
246308 |
246301 |
0 |
0 |
T7 |
116283 |
116189 |
0 |
0 |
T8 |
630592 |
630530 |
0 |
0 |
T9 |
200690 |
200525 |
0 |
0 |
T10 |
104473 |
104318 |
0 |
0 |
T13 |
916874 |
916546 |
0 |
0 |
T18 |
145839 |
145767 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524853898 |
248968427 |
0 |
0 |
T3 |
53701 |
29287 |
0 |
0 |
T6 |
246308 |
245546 |
0 |
0 |
T7 |
116283 |
66561 |
0 |
0 |
T8 |
630592 |
0 |
0 |
0 |
T9 |
200690 |
0 |
0 |
0 |
T10 |
104473 |
0 |
0 |
0 |
T13 |
916874 |
436366 |
0 |
0 |
T14 |
268627 |
140189 |
0 |
0 |
T16 |
0 |
141825 |
0 |
0 |
T18 |
145839 |
2371 |
0 |
0 |
T31 |
0 |
84962 |
0 |
0 |
T40 |
516806 |
513741 |
0 |
0 |
T56 |
0 |
118341 |
0 |
0 |