Line Coverage for Module :
prim_fifo_sync_cnt ( parameter Depth=64,Width=7,Secure=0 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 0 | 0.00 |
CONT_ASSIGN | 29 | 1 | 0 | 0.00 |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
CONT_ASSIGN | 32 | 1 | 0 | 0.00 |
CONT_ASSIGN | 33 | 1 | 0 | 0.00 |
ALWAYS | 76 | 8 | 0 | 0.00 |
ALWAYS | 88 | 8 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
29 |
0 |
1 |
30 |
0 |
1 |
32 |
0 |
1 |
33 |
0 |
1 |
76 |
0 |
1 |
77 |
0 |
1 |
78 |
0 |
1 |
79 |
0 |
1 |
80 |
0 |
1 |
81 |
0 |
1 |
82 |
0 |
1 |
83 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
88 |
0 |
1 |
89 |
0 |
1 |
90 |
0 |
1 |
91 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
94 |
0 |
1 |
95 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Line Coverage for Module :
prim_fifo_sync_cnt ( parameter Depth=268,Width=10,Secure=0 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 0 | 0.00 |
CONT_ASSIGN | 29 | 1 | 0 | 0.00 |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
CONT_ASSIGN | 32 | 1 | 0 | 0.00 |
CONT_ASSIGN | 33 | 1 | 0 | 0.00 |
ALWAYS | 76 | 8 | 0 | 0.00 |
ALWAYS | 88 | 8 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
29 |
0 |
1 |
30 |
0 |
1 |
32 |
0 |
1 |
33 |
0 |
1 |
76 |
0 |
1 |
77 |
0 |
1 |
78 |
0 |
1 |
79 |
0 |
1 |
80 |
0 |
1 |
81 |
0 |
1 |
82 |
0 |
1 |
83 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
88 |
0 |
1 |
89 |
0 |
1 |
90 |
0 |
1 |
91 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
94 |
0 |
1 |
95 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Branch Coverage for Module :
prim_fifo_sync_cnt
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
0 |
0.00 |
IF |
76 |
5 |
0 |
0.00 |
IF |
88 |
5 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 78 if (clr_i)
-3-: 80 if (wptr_wrap)
-4-: 82 if (incr_wptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 88 if ((!rst_ni))
-2-: 90 if (clr_i)
-3-: 92 if (rptr_wrap)
-4-: 94 if (incr_rptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 0 | 0.00 |
CONT_ASSIGN | 29 | 1 | 0 | 0.00 |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
CONT_ASSIGN | 32 | 1 | 0 | 0.00 |
CONT_ASSIGN | 33 | 1 | 0 | 0.00 |
ALWAYS | 76 | 8 | 0 | 0.00 |
ALWAYS | 88 | 8 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
29 |
0 |
1 |
30 |
0 |
1 |
32 |
0 |
1 |
33 |
0 |
1 |
76 |
0 |
1 |
77 |
0 |
1 |
78 |
0 |
1 |
79 |
0 |
1 |
80 |
0 |
1 |
81 |
0 |
1 |
82 |
0 |
1 |
83 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
88 |
0 |
1 |
89 |
0 |
1 |
90 |
0 |
1 |
91 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
94 |
0 |
1 |
95 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_fmtfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
0 |
0.00 |
IF |
76 |
5 |
0 |
0.00 |
IF |
88 |
5 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 78 if (clr_i)
-3-: 80 if (wptr_wrap)
-4-: 82 if (incr_wptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 88 if ((!rst_ni))
-2-: 90 if (clr_i)
-3-: 92 if (rptr_wrap)
-4-: 94 if (incr_rptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 0 | 0.00 |
CONT_ASSIGN | 29 | 1 | 0 | 0.00 |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
CONT_ASSIGN | 32 | 1 | 0 | 0.00 |
CONT_ASSIGN | 33 | 1 | 0 | 0.00 |
ALWAYS | 76 | 8 | 0 | 0.00 |
ALWAYS | 88 | 8 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
29 |
0 |
1 |
30 |
0 |
1 |
32 |
0 |
1 |
33 |
0 |
1 |
76 |
0 |
1 |
77 |
0 |
1 |
78 |
0 |
1 |
79 |
0 |
1 |
80 |
0 |
1 |
81 |
0 |
1 |
82 |
0 |
1 |
83 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
88 |
0 |
1 |
89 |
0 |
1 |
90 |
0 |
1 |
91 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
94 |
0 |
1 |
95 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_rxfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
0 |
0.00 |
IF |
76 |
5 |
0 |
0.00 |
IF |
88 |
5 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 78 if (clr_i)
-3-: 80 if (wptr_wrap)
-4-: 82 if (incr_wptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 88 if ((!rst_ni))
-2-: 90 if (clr_i)
-3-: 92 if (rptr_wrap)
-4-: 94 if (incr_rptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 0 | 0.00 |
CONT_ASSIGN | 29 | 1 | 0 | 0.00 |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
CONT_ASSIGN | 32 | 1 | 0 | 0.00 |
CONT_ASSIGN | 33 | 1 | 0 | 0.00 |
ALWAYS | 76 | 8 | 0 | 0.00 |
ALWAYS | 88 | 8 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
29 |
0 |
1 |
30 |
0 |
1 |
32 |
0 |
1 |
33 |
0 |
1 |
76 |
0 |
1 |
77 |
0 |
1 |
78 |
0 |
1 |
79 |
0 |
1 |
80 |
0 |
1 |
81 |
0 |
1 |
82 |
0 |
1 |
83 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
88 |
0 |
1 |
89 |
0 |
1 |
90 |
0 |
1 |
91 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
94 |
0 |
1 |
95 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_txfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
0 |
0.00 |
IF |
76 |
5 |
0 |
0.00 |
IF |
88 |
5 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 78 if (clr_i)
-3-: 80 if (wptr_wrap)
-4-: 82 if (incr_wptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 88 if ((!rst_ni))
-2-: 90 if (clr_i)
-3-: 92 if (rptr_wrap)
-4-: 94 if (incr_rptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
TOTAL | | 20 | 0 | 0.00 |
CONT_ASSIGN | 29 | 1 | 0 | 0.00 |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
CONT_ASSIGN | 32 | 1 | 0 | 0.00 |
CONT_ASSIGN | 33 | 1 | 0 | 0.00 |
ALWAYS | 76 | 8 | 0 | 0.00 |
ALWAYS | 88 | 8 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
29 |
0 |
1 |
30 |
0 |
1 |
32 |
0 |
1 |
33 |
0 |
1 |
76 |
0 |
1 |
77 |
0 |
1 |
78 |
0 |
1 |
79 |
0 |
1 |
80 |
0 |
1 |
81 |
0 |
1 |
82 |
0 |
1 |
83 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
88 |
0 |
1 |
89 |
0 |
1 |
90 |
0 |
1 |
91 |
0 |
1 |
92 |
0 |
1 |
93 |
0 |
1 |
94 |
0 |
1 |
95 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Branch Coverage for Instance : tb.dut.i2c_core.u_i2c_acqfifo.gen_normal_fifo.u_fifo_cnt
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
0 |
0.00 |
IF |
76 |
5 |
0 |
0.00 |
IF |
88 |
5 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 78 if (clr_i)
-3-: 80 if (wptr_wrap)
-4-: 82 if (incr_wptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 88 if ((!rst_ni))
-2-: 90 if (clr_i)
-3-: 92 if (rptr_wrap)
-4-: 94 if (incr_rptr_i)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Not Covered |
|
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
0 |
Not Covered |
|