Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1850218864 |
321523576 |
0 |
0 |
T2 |
210752 |
34033 |
0 |
0 |
T3 |
999808 |
137007 |
0 |
0 |
T4 |
186198 |
27429 |
0 |
0 |
T5 |
316722 |
27687 |
0 |
0 |
T6 |
41922 |
5991 |
0 |
0 |
T7 |
115416 |
16811 |
0 |
0 |
T8 |
3048680 |
372978 |
0 |
0 |
T9 |
140800 |
14776 |
0 |
0 |
T10 |
1085576 |
14751 |
0 |
0 |
T14 |
210376 |
55160 |
0 |
0 |
T23 |
1006444 |
224844 |
0 |
0 |
T28 |
356554 |
177809 |
0 |
0 |
T30 |
446984 |
27716 |
0 |
0 |
T32 |
122654 |
32123 |
0 |
0 |
T36 |
0 |
8562 |
0 |
0 |
T46 |
0 |
549 |
0 |
0 |
T48 |
154122 |
66546 |
0 |
0 |
T49 |
0 |
11013 |
0 |
0 |
T52 |
0 |
192097 |
0 |
0 |
T79 |
1441440 |
359299 |
0 |
0 |
T80 |
0 |
19891 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1850218864 |
1849122272 |
0 |
0 |
T1 |
12496 |
11864 |
0 |
0 |
T2 |
421504 |
420872 |
0 |
0 |
T3 |
1999616 |
1999160 |
0 |
0 |
T4 |
248264 |
247832 |
0 |
0 |
T5 |
422296 |
421800 |
0 |
0 |
T6 |
55896 |
55472 |
0 |
0 |
T7 |
153888 |
153136 |
0 |
0 |
T8 |
3048680 |
3048048 |
0 |
0 |
T9 |
140800 |
140024 |
0 |
0 |
T10 |
1085576 |
1085032 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1850218864 |
1849122272 |
0 |
0 |
T1 |
12496 |
11864 |
0 |
0 |
T2 |
421504 |
420872 |
0 |
0 |
T3 |
1999616 |
1999160 |
0 |
0 |
T4 |
248264 |
247832 |
0 |
0 |
T5 |
422296 |
421800 |
0 |
0 |
T6 |
55896 |
55472 |
0 |
0 |
T7 |
153888 |
153136 |
0 |
0 |
T8 |
3048680 |
3048048 |
0 |
0 |
T9 |
140800 |
140024 |
0 |
0 |
T10 |
1085576 |
1085032 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1850218864 |
1849122272 |
0 |
0 |
T1 |
12496 |
11864 |
0 |
0 |
T2 |
421504 |
420872 |
0 |
0 |
T3 |
1999616 |
1999160 |
0 |
0 |
T4 |
248264 |
247832 |
0 |
0 |
T5 |
422296 |
421800 |
0 |
0 |
T6 |
55896 |
55472 |
0 |
0 |
T7 |
153888 |
153136 |
0 |
0 |
T8 |
3048680 |
3048048 |
0 |
0 |
T9 |
140800 |
140024 |
0 |
0 |
T10 |
1085576 |
1085032 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1850218864 |
321523576 |
0 |
0 |
T2 |
210752 |
34033 |
0 |
0 |
T3 |
999808 |
137007 |
0 |
0 |
T4 |
186198 |
27429 |
0 |
0 |
T5 |
316722 |
27687 |
0 |
0 |
T6 |
41922 |
5991 |
0 |
0 |
T7 |
115416 |
16811 |
0 |
0 |
T8 |
3048680 |
372978 |
0 |
0 |
T9 |
140800 |
14776 |
0 |
0 |
T10 |
1085576 |
14751 |
0 |
0 |
T14 |
210376 |
55160 |
0 |
0 |
T23 |
1006444 |
224844 |
0 |
0 |
T28 |
356554 |
177809 |
0 |
0 |
T30 |
446984 |
27716 |
0 |
0 |
T32 |
122654 |
32123 |
0 |
0 |
T36 |
0 |
8562 |
0 |
0 |
T46 |
0 |
549 |
0 |
0 |
T48 |
154122 |
66546 |
0 |
0 |
T49 |
0 |
11013 |
0 |
0 |
T52 |
0 |
192097 |
0 |
0 |
T79 |
1441440 |
359299 |
0 |
0 |
T80 |
0 |
19891 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T7,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T8 |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
145020 |
0 |
0 |
T4 |
31033 |
160 |
0 |
0 |
T5 |
52787 |
0 |
0 |
0 |
T6 |
6987 |
73 |
0 |
0 |
T7 |
19236 |
96 |
0 |
0 |
T8 |
381085 |
1212 |
0 |
0 |
T9 |
17600 |
7 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T23 |
251611 |
742 |
0 |
0 |
T28 |
0 |
623 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T52 |
0 |
38 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
T80 |
0 |
125 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
145020 |
0 |
0 |
T4 |
31033 |
160 |
0 |
0 |
T5 |
52787 |
0 |
0 |
0 |
T6 |
6987 |
73 |
0 |
0 |
T7 |
19236 |
96 |
0 |
0 |
T8 |
381085 |
1212 |
0 |
0 |
T9 |
17600 |
7 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T23 |
251611 |
742 |
0 |
0 |
T28 |
0 |
623 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T52 |
0 |
38 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
T80 |
0 |
125 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T81,T82,T83 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T81,T82,T83 |
1 | 0 | Covered | T8,T9,T23 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T9,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T9,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
275545 |
0 |
0 |
T8 |
381085 |
1152 |
0 |
0 |
T9 |
17600 |
24 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T11 |
0 |
813 |
0 |
0 |
T12 |
0 |
755 |
0 |
0 |
T14 |
105188 |
0 |
0 |
0 |
T20 |
0 |
4544 |
0 |
0 |
T23 |
251611 |
704 |
0 |
0 |
T28 |
178277 |
448 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T32 |
61327 |
0 |
0 |
0 |
T35 |
0 |
1152 |
0 |
0 |
T46 |
0 |
549 |
0 |
0 |
T48 |
77061 |
0 |
0 |
0 |
T52 |
0 |
1216 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
275545 |
0 |
0 |
T8 |
381085 |
1152 |
0 |
0 |
T9 |
17600 |
24 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T11 |
0 |
813 |
0 |
0 |
T12 |
0 |
755 |
0 |
0 |
T14 |
105188 |
0 |
0 |
0 |
T20 |
0 |
4544 |
0 |
0 |
T23 |
251611 |
704 |
0 |
0 |
T28 |
178277 |
448 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T32 |
61327 |
0 |
0 |
0 |
T35 |
0 |
1152 |
0 |
0 |
T46 |
0 |
549 |
0 |
0 |
T48 |
77061 |
0 |
0 |
0 |
T52 |
0 |
1216 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T84,T85 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T84,T85 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
235294 |
0 |
0 |
T2 |
52688 |
68 |
0 |
0 |
T3 |
249952 |
923 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
73 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
331 |
0 |
0 |
T14 |
0 |
323 |
0 |
0 |
T30 |
55873 |
137 |
0 |
0 |
T32 |
0 |
158 |
0 |
0 |
T48 |
0 |
94 |
0 |
0 |
T49 |
0 |
101 |
0 |
0 |
T50 |
0 |
215 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
235294 |
0 |
0 |
T2 |
52688 |
68 |
0 |
0 |
T3 |
249952 |
923 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
73 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
331 |
0 |
0 |
T14 |
0 |
323 |
0 |
0 |
T30 |
55873 |
137 |
0 |
0 |
T32 |
0 |
158 |
0 |
0 |
T48 |
0 |
94 |
0 |
0 |
T49 |
0 |
101 |
0 |
0 |
T50 |
0 |
215 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T66,T86 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T66,T86 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_inp_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
242998 |
0 |
0 |
T2 |
52688 |
146 |
0 |
0 |
T3 |
249952 |
523 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
150 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
562 |
0 |
0 |
T14 |
0 |
464 |
0 |
0 |
T30 |
55873 |
158 |
0 |
0 |
T32 |
0 |
224 |
0 |
0 |
T48 |
0 |
83 |
0 |
0 |
T49 |
0 |
85 |
0 |
0 |
T79 |
0 |
177 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
242998 |
0 |
0 |
T2 |
52688 |
146 |
0 |
0 |
T3 |
249952 |
523 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
150 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
562 |
0 |
0 |
T14 |
0 |
464 |
0 |
0 |
T30 |
55873 |
158 |
0 |
0 |
T32 |
0 |
224 |
0 |
0 |
T48 |
0 |
83 |
0 |
0 |
T49 |
0 |
85 |
0 |
0 |
T79 |
0 |
177 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T23,T28 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T8,T9,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T23,T28 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T23 |
1 | 0 | Covered | T8,T9,T23 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T9,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T9,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_rx_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
26020470 |
0 |
0 |
T8 |
381085 |
173412 |
0 |
0 |
T9 |
17600 |
780 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T11 |
0 |
27041 |
0 |
0 |
T12 |
0 |
16487 |
0 |
0 |
T14 |
105188 |
0 |
0 |
0 |
T20 |
0 |
591837 |
0 |
0 |
T23 |
251611 |
122327 |
0 |
0 |
T28 |
178277 |
24270 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T32 |
61327 |
0 |
0 |
0 |
T35 |
0 |
209740 |
0 |
0 |
T46 |
0 |
12390 |
0 |
0 |
T48 |
77061 |
0 |
0 |
0 |
T52 |
0 |
210444 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
26020470 |
0 |
0 |
T8 |
381085 |
173412 |
0 |
0 |
T9 |
17600 |
780 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T11 |
0 |
27041 |
0 |
0 |
T12 |
0 |
16487 |
0 |
0 |
T14 |
105188 |
0 |
0 |
0 |
T20 |
0 |
591837 |
0 |
0 |
T23 |
251611 |
122327 |
0 |
0 |
T28 |
178277 |
24270 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T32 |
61327 |
0 |
0 |
0 |
T35 |
0 |
209740 |
0 |
0 |
T46 |
0 |
12390 |
0 |
0 |
T48 |
77061 |
0 |
0 |
0 |
T52 |
0 |
210444 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_tx_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
108864335 |
0 |
0 |
T2 |
52688 |
13535 |
0 |
0 |
T3 |
249952 |
239185 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
12500 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
133372 |
0 |
0 |
T14 |
0 |
48705 |
0 |
0 |
T30 |
55873 |
21072 |
0 |
0 |
T32 |
0 |
57791 |
0 |
0 |
T48 |
0 |
71656 |
0 |
0 |
T49 |
0 |
20279 |
0 |
0 |
T50 |
0 |
33409 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
108864335 |
0 |
0 |
T2 |
52688 |
13535 |
0 |
0 |
T3 |
249952 |
239185 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
12500 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
133372 |
0 |
0 |
T14 |
0 |
48705 |
0 |
0 |
T30 |
55873 |
21072 |
0 |
0 |
T32 |
0 |
57791 |
0 |
0 |
T48 |
0 |
71656 |
0 |
0 |
T49 |
0 |
20279 |
0 |
0 |
T50 |
0 |
33409 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T12,T13 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_fmt_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
91213755 |
0 |
0 |
T4 |
31033 |
27269 |
0 |
0 |
T5 |
52787 |
0 |
0 |
0 |
T6 |
6987 |
5918 |
0 |
0 |
T7 |
19236 |
16715 |
0 |
0 |
T8 |
381085 |
370614 |
0 |
0 |
T9 |
17600 |
14745 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T23 |
251611 |
223398 |
0 |
0 |
T28 |
0 |
176738 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T36 |
0 |
8473 |
0 |
0 |
T52 |
0 |
190843 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
T80 |
0 |
19766 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
91213755 |
0 |
0 |
T4 |
31033 |
27269 |
0 |
0 |
T5 |
52787 |
0 |
0 |
0 |
T6 |
6987 |
5918 |
0 |
0 |
T7 |
19236 |
16715 |
0 |
0 |
T8 |
381085 |
370614 |
0 |
0 |
T9 |
17600 |
14745 |
0 |
0 |
T10 |
135697 |
0 |
0 |
0 |
T23 |
251611 |
223398 |
0 |
0 |
T28 |
0 |
176738 |
0 |
0 |
T30 |
55873 |
0 |
0 |
0 |
T36 |
0 |
8473 |
0 |
0 |
T52 |
0 |
190843 |
0 |
0 |
T79 |
360360 |
0 |
0 |
0 |
T80 |
0 |
19766 |
0 |
0 |
Line Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T61,T87,T88 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.u_oup_buf
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
94526159 |
0 |
0 |
T2 |
52688 |
33887 |
0 |
0 |
T3 |
249952 |
136484 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
27537 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
14189 |
0 |
0 |
T14 |
0 |
54696 |
0 |
0 |
T30 |
55873 |
27558 |
0 |
0 |
T32 |
0 |
31899 |
0 |
0 |
T48 |
0 |
66463 |
0 |
0 |
T49 |
0 |
10928 |
0 |
0 |
T79 |
0 |
359122 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
231140284 |
0 |
0 |
T1 |
1562 |
1483 |
0 |
0 |
T2 |
52688 |
52609 |
0 |
0 |
T3 |
249952 |
249895 |
0 |
0 |
T4 |
31033 |
30979 |
0 |
0 |
T5 |
52787 |
52725 |
0 |
0 |
T6 |
6987 |
6934 |
0 |
0 |
T7 |
19236 |
19142 |
0 |
0 |
T8 |
381085 |
381006 |
0 |
0 |
T9 |
17600 |
17503 |
0 |
0 |
T10 |
135697 |
135629 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231277358 |
94526159 |
0 |
0 |
T2 |
52688 |
33887 |
0 |
0 |
T3 |
249952 |
136484 |
0 |
0 |
T4 |
31033 |
0 |
0 |
0 |
T5 |
52787 |
27537 |
0 |
0 |
T6 |
6987 |
0 |
0 |
0 |
T7 |
19236 |
0 |
0 |
0 |
T8 |
381085 |
0 |
0 |
0 |
T9 |
17600 |
0 |
0 |
0 |
T10 |
135697 |
14189 |
0 |
0 |
T14 |
0 |
54696 |
0 |
0 |
T30 |
55873 |
27558 |
0 |
0 |
T32 |
0 |
31899 |
0 |
0 |
T48 |
0 |
66463 |
0 |
0 |
T49 |
0 |
10928 |
0 |
0 |
T79 |
0 |
359122 |
0 |
0 |