| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 441 | 0 | 10 |
| Category 0 | 441 | 0 | 10 |
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 441 | 0 | 10 |
| Severity 0 | 441 | 0 | 10 |
| NUMBER | PERCENT | |
| Total Number | 441 | 100.00 |
| Uncovered | 8 | 1.81 |
| Success | 433 | 98.19 |
| Failure | 0 | 0.00 |
| Incomplete | 1 | 0.23 |
| Without Attempts | 0 | 0.00 |
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 |
| Uncovered | 0 | 0.00 |
| All Matches | 10 | 100.00 |
| First Matches | 10 | 100.00 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.i2c_core.HostDisablePulse_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.AcqWriteStableBeforeHandshake_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.FmtWriteStableBeforeHandshake_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.TxWriteStableBeforeHandshake_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.u_acq_fifo_sram_adapter.NoSramWriteWhenFull_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.u_ram_arbiter.LockArbDecision_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.u_ram_arbiter.NoReadyValidNoGrant_A | 0 | 0 | 221396619 | 0 | 0 | 0 | |
| tb.dut.i2c_core.u_fifos.u_ram_arbiter.ReqStaysHighUntilGranted0_M | 0 | 0 | 221396619 | 0 | 0 | 0 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.i2c_core.u_fifos.u_ram_arbiter.RoundRobin_A | 0 | 0 | 221396619 | 286 | 0 | 1136 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 221996175 | 139749 | 139749 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 221996175 | 41 | 41 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 221996175 | 47 | 47 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 221996175 | 33 | 33 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 221996175 | 5 | 5 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 221996175 | 31 | 31 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 221996175 | 22 | 22 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 221996175 | 2908 | 2908 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 221996175 | 1855454 | 1855454 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 221996175 | 21457815 | 21457815 | 1279 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 221996175 | 139749 | 139749 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 221996175 | 41 | 41 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 221996175 | 47 | 47 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 221996175 | 33 | 33 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 221996175 | 5 | 5 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 221996175 | 31 | 31 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 221996175 | 22 | 22 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 221996175 | 2908 | 2908 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 221996175 | 1855454 | 1855454 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 221996175 | 21457815 | 21457815 | 1279 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |