Summary for Variable cp_intr
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
15 |
0 |
15 |
100.00 |
User Defined Bins for cp_intr
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[1] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[2] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[3] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[4] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[5] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[6] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[7] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[8] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[9] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[10] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[11] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[12] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[13] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
all_values[14] |
334 |
1 |
|
|
T1 |
8 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_intr_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_en
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3293 |
1 |
|
|
T1 |
73 |
|
T2 |
15 |
|
T3 |
15 |
auto[1] |
1717 |
1 |
|
|
T1 |
47 |
|
T12 |
54 |
|
T7 |
51 |
Summary for Variable cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_state
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
1079 |
1 |
|
|
T1 |
8 |
|
T2 |
15 |
|
T3 |
15 |
auto[1] |
3931 |
1 |
|
|
T1 |
112 |
|
T12 |
109 |
|
T7 |
104 |
Summary for Cross intr_cg_cc
Samples crossed: cp_intr cp_intr_en cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
60 |
15 |
45 |
75.00 |
15 |
Automatically Generated Cross Bins for intr_cg_cc
Element holes
cp_intr | cp_intr_en | cp_intr_state | COUNT | AT LEAST | NUMBER | STATUS |
* |
[auto[1]] |
[auto[0]] |
-- |
-- |
15 |
|
Covered bins
cp_intr | cp_intr_en | cp_intr_state | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
auto[0] |
auto[0] |
73 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
all_values[0] |
auto[0] |
auto[1] |
158 |
1 |
|
|
T1 |
3 |
|
T7 |
3 |
|
T15 |
2 |
all_values[0] |
auto[1] |
auto[1] |
103 |
1 |
|
|
T1 |
4 |
|
T7 |
5 |
|
T15 |
3 |
all_values[1] |
auto[0] |
auto[0] |
62 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T7 |
2 |
all_values[1] |
auto[0] |
auto[1] |
166 |
1 |
|
|
T1 |
5 |
|
T12 |
5 |
|
T7 |
4 |
all_values[1] |
auto[1] |
auto[1] |
106 |
1 |
|
|
T1 |
3 |
|
T12 |
3 |
|
T7 |
2 |
all_values[2] |
auto[0] |
auto[0] |
62 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T12 |
1 |
all_values[2] |
auto[0] |
auto[1] |
156 |
1 |
|
|
T1 |
3 |
|
T12 |
3 |
|
T7 |
5 |
all_values[2] |
auto[1] |
auto[1] |
116 |
1 |
|
|
T1 |
5 |
|
T12 |
4 |
|
T7 |
3 |
all_values[3] |
auto[0] |
auto[0] |
89 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T7 |
3 |
all_values[3] |
auto[0] |
auto[1] |
128 |
1 |
|
|
T1 |
7 |
|
T12 |
6 |
|
T7 |
1 |
all_values[3] |
auto[1] |
auto[1] |
117 |
1 |
|
|
T1 |
1 |
|
T12 |
2 |
|
T7 |
4 |
all_values[4] |
auto[0] |
auto[0] |
62 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T7 |
1 |
all_values[4] |
auto[0] |
auto[1] |
165 |
1 |
|
|
T1 |
6 |
|
T12 |
4 |
|
T7 |
3 |
all_values[4] |
auto[1] |
auto[1] |
107 |
1 |
|
|
T1 |
2 |
|
T12 |
4 |
|
T7 |
4 |
all_values[5] |
auto[0] |
auto[0] |
64 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T16 |
1 |
all_values[5] |
auto[0] |
auto[1] |
143 |
1 |
|
|
T1 |
5 |
|
T12 |
4 |
|
T7 |
8 |
all_values[5] |
auto[1] |
auto[1] |
127 |
1 |
|
|
T1 |
3 |
|
T12 |
4 |
|
T13 |
4 |
all_values[6] |
auto[0] |
auto[0] |
63 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T13 |
1 |
all_values[6] |
auto[0] |
auto[1] |
143 |
1 |
|
|
T1 |
6 |
|
T12 |
2 |
|
T7 |
5 |
all_values[6] |
auto[1] |
auto[1] |
128 |
1 |
|
|
T1 |
2 |
|
T12 |
6 |
|
T7 |
3 |
all_values[7] |
auto[0] |
auto[0] |
71 |
1 |
|
|
T1 |
2 |
|
T2 |
1 |
|
T3 |
1 |
all_values[7] |
auto[0] |
auto[1] |
141 |
1 |
|
|
T1 |
4 |
|
T12 |
1 |
|
T7 |
3 |
all_values[7] |
auto[1] |
auto[1] |
122 |
1 |
|
|
T1 |
2 |
|
T12 |
7 |
|
T7 |
3 |
all_values[8] |
auto[0] |
auto[0] |
79 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T12 |
1 |
all_values[8] |
auto[0] |
auto[1] |
138 |
1 |
|
|
T1 |
3 |
|
T12 |
4 |
|
T7 |
2 |
all_values[8] |
auto[1] |
auto[1] |
117 |
1 |
|
|
T1 |
5 |
|
T12 |
3 |
|
T7 |
4 |
all_values[9] |
auto[0] |
auto[0] |
78 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
all_values[9] |
auto[0] |
auto[1] |
134 |
1 |
|
|
T1 |
2 |
|
T12 |
4 |
|
T7 |
3 |
all_values[9] |
auto[1] |
auto[1] |
122 |
1 |
|
|
T1 |
5 |
|
T12 |
4 |
|
T7 |
5 |
all_values[10] |
auto[0] |
auto[0] |
68 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T12 |
1 |
all_values[10] |
auto[0] |
auto[1] |
168 |
1 |
|
|
T1 |
5 |
|
T12 |
4 |
|
T7 |
4 |
all_values[10] |
auto[1] |
auto[1] |
98 |
1 |
|
|
T1 |
3 |
|
T12 |
3 |
|
T7 |
4 |
all_values[11] |
auto[0] |
auto[0] |
78 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T7 |
3 |
all_values[11] |
auto[0] |
auto[1] |
144 |
1 |
|
|
T1 |
3 |
|
T12 |
4 |
|
T7 |
3 |
all_values[11] |
auto[1] |
auto[1] |
112 |
1 |
|
|
T1 |
5 |
|
T12 |
4 |
|
T7 |
2 |
all_values[12] |
auto[0] |
auto[0] |
71 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
all_values[12] |
auto[0] |
auto[1] |
157 |
1 |
|
|
T1 |
4 |
|
T12 |
5 |
|
T7 |
2 |
all_values[12] |
auto[1] |
auto[1] |
106 |
1 |
|
|
T1 |
3 |
|
T12 |
3 |
|
T7 |
5 |
all_values[13] |
auto[0] |
auto[0] |
70 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T7 |
1 |
all_values[13] |
auto[0] |
auto[1] |
140 |
1 |
|
|
T1 |
6 |
|
T12 |
7 |
|
T7 |
2 |
all_values[13] |
auto[1] |
auto[1] |
124 |
1 |
|
|
T1 |
2 |
|
T12 |
1 |
|
T7 |
5 |
all_values[14] |
auto[0] |
auto[0] |
89 |
1 |
|
|
T1 |
3 |
|
T2 |
1 |
|
T3 |
1 |
all_values[14] |
auto[0] |
auto[1] |
133 |
1 |
|
|
T1 |
3 |
|
T12 |
2 |
|
T7 |
5 |
all_values[14] |
auto[1] |
auto[1] |
112 |
1 |
|
|
T1 |
2 |
|
T12 |
6 |
|
T7 |
2 |