Line Coverage for Module :
prim_subreg_ext
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T44 T98 T99
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_val_scl_rx
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 2 | 66.67 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 0/1 ==> assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_val_sda_rx
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 2 | 66.67 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 0/1 ==> assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_acq_fifo_next_data
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 2 | 66.67 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 0 | 0.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 0/1 ==> assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_fmt_threshold
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_rx_threshold
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_acq_threshold
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_rx_overflow
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_controller_halt
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_scl_interference
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_sda_interference
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_stretch_timeout
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_sda_unstable
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_cmd_complete
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_tx_stretch
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_tx_threshold
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_acq_stretch
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_unexp_stop
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_intr_test_host_timeout
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T183 T131 T132
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_alert_test
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T98 T99 T100
30 unreachable assign qre = re;
Line Coverage for Instance : tb.dut.u_reg.u_status_fmtfull
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_rxfull
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_fmtempty
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_hostidle
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_targetidle
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_rxempty
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_txfull
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_acqfull
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_txempty
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_acqempty
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_status_ack_ctrl_stretch
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T3 T4
Line Coverage for Instance : tb.dut.u_reg.u_rdata
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T2 T7 T8
Line Coverage for Instance : tb.dut.u_reg.u_host_fifo_status_fmtlvl
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T3 T30 T34
Line Coverage for Instance : tb.dut.u_reg.u_host_fifo_status_rxlvl
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T3 T30 T34
Line Coverage for Instance : tb.dut.u_reg.u_target_fifo_status_txlvl
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T10 T43 T44
Line Coverage for Instance : tb.dut.u_reg.u_target_fifo_status_acqlvl
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T10 T43 T44
Line Coverage for Instance : tb.dut.u_reg.u_acqdata_abyte
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T10 T42 T43
Line Coverage for Instance : tb.dut.u_reg.u_acqdata_signal
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 0 | 0 | |
CONT_ASSIGN | 29 | 0 | 0 | |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 unreachable assign q = wd;
29 unreachable assign qe = we;
30 1/1 assign qre = re;
Tests: T10 T42 T43
Line Coverage for Instance : tb.dut.u_reg.u_target_ack_ctrl_nbytes
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
CONT_ASSIGN | 27 | 1 | 1 | 100.00 |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
25 // between qs and ds
26 1/1 assign ds = d;
Tests: T1 T2 T3
27 1/1 assign qs = d;
Tests: T1 T2 T3
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T44 T45 T46
30 1/1 assign qre = re;
Tests: T207 T104 T185
Line Coverage for Instance : tb.dut.u_reg.u_target_ack_ctrl_nack
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 26 | 0 | 0 | |
CONT_ASSIGN | 27 | 0 | 0 | |
CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
CONT_ASSIGN | 30 | 0 | 0 | |
25 // between qs and ds
26 unreachable assign ds = d;
27 unreachable assign qs = d;
28 1/1 assign q = wd;
Tests: T1 T2 T3
29 1/1 assign qe = we;
Tests: T44 T45 T46
30 unreachable assign qre = re;