Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28012983 |
27848107 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28012983 |
27848107 |
0 |
0 |
T1 |
11109 |
11051 |
0 |
0 |
T2 |
4461 |
4379 |
0 |
0 |
T3 |
4989 |
4924 |
0 |
0 |
T13 |
7613 |
7419 |
0 |
0 |
T14 |
53712 |
53558 |
0 |
0 |
T15 |
3864 |
3789 |
0 |
0 |
T16 |
13112 |
12998 |
0 |
0 |
T17 |
3976 |
3833 |
0 |
0 |
T18 |
14724 |
14582 |
0 |
0 |
T19 |
6173 |
6077 |
0 |
0 |