Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
26278811 |
26122160 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26278811 |
26122160 |
0 |
0 |
T1 |
2052 |
1990 |
0 |
0 |
T2 |
9355 |
9274 |
0 |
0 |
T3 |
4700 |
4627 |
0 |
0 |
T4 |
8907 |
8826 |
0 |
0 |
T14 |
60562 |
60499 |
0 |
0 |
T15 |
5859 |
5784 |
0 |
0 |
T16 |
5884 |
5809 |
0 |
0 |
T17 |
4976 |
4911 |
0 |
0 |
T18 |
17786 |
17661 |
0 |
0 |
T19 |
1397 |
1301 |
0 |
0 |