Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
863 |
863 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26278811 |
26122160 |
0 |
0 |
| T1 |
2052 |
1990 |
0 |
0 |
| T2 |
9355 |
9274 |
0 |
0 |
| T3 |
4700 |
4627 |
0 |
0 |
| T4 |
8907 |
8826 |
0 |
0 |
| T14 |
60562 |
60499 |
0 |
0 |
| T15 |
5859 |
5784 |
0 |
0 |
| T16 |
5884 |
5809 |
0 |
0 |
| T17 |
4976 |
4911 |
0 |
0 |
| T18 |
17786 |
17661 |
0 |
0 |
| T19 |
1397 |
1301 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26278811 |
26115554 |
0 |
2589 |
| T1 |
2052 |
1987 |
0 |
3 |
| T2 |
9355 |
9271 |
0 |
3 |
| T3 |
4700 |
4624 |
0 |
3 |
| T4 |
8907 |
8823 |
0 |
3 |
| T14 |
60562 |
60496 |
0 |
3 |
| T15 |
5859 |
5781 |
0 |
3 |
| T16 |
5884 |
5806 |
0 |
3 |
| T17 |
4976 |
4908 |
0 |
3 |
| T18 |
17786 |
17655 |
0 |
3 |
| T19 |
1397 |
1298 |
0 |
3 |