Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
860 |
860 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27069795 |
26910307 |
0 |
0 |
| T1 |
7257 |
7202 |
0 |
0 |
| T2 |
12203 |
12110 |
0 |
0 |
| T3 |
12931 |
12848 |
0 |
0 |
| T4 |
5803 |
5616 |
0 |
0 |
| T5 |
6703 |
6650 |
0 |
0 |
| T6 |
9360 |
9199 |
0 |
0 |
| T14 |
5189 |
5135 |
0 |
0 |
| T15 |
24710 |
24642 |
0 |
0 |
| T16 |
6605 |
6548 |
0 |
0 |
| T17 |
15831 |
15696 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27069795 |
26903671 |
0 |
2580 |
| T1 |
7257 |
7199 |
0 |
3 |
| T2 |
12203 |
12107 |
0 |
3 |
| T3 |
12931 |
12845 |
0 |
3 |
| T4 |
5803 |
5610 |
0 |
3 |
| T5 |
6703 |
6647 |
0 |
3 |
| T6 |
9360 |
9193 |
0 |
3 |
| T14 |
5189 |
5132 |
0 |
3 |
| T15 |
24710 |
24639 |
0 |
3 |
| T16 |
6605 |
6545 |
0 |
3 |
| T17 |
15831 |
15690 |
0 |
3 |