Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
869 |
869 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25097741 |
24925688 |
0 |
0 |
| T1 |
6207 |
6122 |
0 |
0 |
| T2 |
79054 |
78960 |
0 |
0 |
| T3 |
122821 |
122738 |
0 |
0 |
| T12 |
10760 |
10593 |
0 |
0 |
| T13 |
4473 |
4398 |
0 |
0 |
| T14 |
3472 |
3415 |
0 |
0 |
| T15 |
14011 |
13944 |
0 |
0 |
| T16 |
8096 |
8007 |
0 |
0 |
| T17 |
6602 |
6542 |
0 |
0 |
| T18 |
4247 |
4168 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25097741 |
24918329 |
0 |
2607 |
| T1 |
6207 |
6119 |
0 |
3 |
| T2 |
79054 |
78957 |
0 |
3 |
| T3 |
122821 |
122735 |
0 |
3 |
| T12 |
10760 |
10587 |
0 |
3 |
| T13 |
4473 |
4395 |
0 |
3 |
| T14 |
3472 |
3412 |
0 |
3 |
| T15 |
14011 |
13941 |
0 |
3 |
| T16 |
8096 |
8004 |
0 |
3 |
| T17 |
6602 |
6539 |
0 |
3 |
| T18 |
4247 |
4165 |
0 |
3 |