Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : keymgr_reseed_ctrl
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.22 100.00 91.67 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_reseed_ctrl.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reseed_ctrl 97.22 100.00 91.67 100.00



Module Instance : tb.dut.u_reseed_ctrl

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.22 100.00 91.67 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.36 100.00 91.80 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.04 95.95 98.39 99.96 95.92 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_edn_req 97.96 100.00 91.84 100.00 100.00
u_reseed_cnt 100.00 100.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : keymgr_reseed_ctrl
Line No.TotalCoveredPercent
TOTAL1414100.00
CONT_ASSIGN4111100.00
CONT_ASSIGN4411100.00
ALWAYS4766100.00
CONT_ASSIGN5711100.00
CONT_ASSIGN5811100.00
ALWAYS8344100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_reseed_ctrl.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_reseed_ctrl.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
41 1 1
44 1 1
47 1 1
48 1 1
49 1 1
50 1 1
51 1 1
53 1 1
MISSING_ELSE
57 1 1
58 1 1
83 1 1
84 1 1
85 1 1
86 1 1
MISSING_ELSE


Cond Coverage for Module : keymgr_reseed_ctrl
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       41
 EXPRESSION (edn_req & edn_ack)
             ---1---   ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       51
 EXPRESSION (((!edn_req)) && (reseed_req_i || local_req))
             ------1-----    -------------2-------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       51
 SUB-EXPRESSION (reseed_req_i || local_req)
                 ------1-----    ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T3,T4
10CoveredT1,T2,T3

 LINE       58
 EXPRESSION (reseed_req_i & edn_ack)
             ------1-----   ---2---
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Branch Coverage for Module : keymgr_reseed_ctrl
Line No.TotalCoveredPercent
Branches 7 7 100.00
IF 47 4 4 100.00
IF 83 3 3 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_reseed_ctrl.sv' or '../src/lowrisc_ip_keymgr_0.1/rtl/keymgr_reseed_ctrl.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 47 if ((!rst_ni)) -2-: 49 if (edn_done) -3-: 51 if (((!edn_req) && (reseed_req_i || local_req)))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 83 if ((!rst_ni)) -2-: 85 if (edn_done)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%