Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
885 |
885 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26950561 |
26791084 |
0 |
0 |
| T1 |
10441 |
10364 |
0 |
0 |
| T2 |
1465 |
1377 |
0 |
0 |
| T3 |
43645 |
43483 |
0 |
0 |
| T4 |
168386 |
168331 |
0 |
0 |
| T5 |
2095 |
2008 |
0 |
0 |
| T6 |
42998 |
42282 |
0 |
0 |
| T15 |
9512 |
9378 |
0 |
0 |
| T16 |
33731 |
33665 |
0 |
0 |
| T17 |
21736 |
21646 |
0 |
0 |
| T18 |
7196 |
7136 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26950561 |
26784103 |
0 |
2655 |
| T1 |
10441 |
10361 |
0 |
3 |
| T2 |
1465 |
1374 |
0 |
3 |
| T3 |
43645 |
43450 |
0 |
3 |
| T4 |
168386 |
168328 |
0 |
3 |
| T5 |
2095 |
2005 |
0 |
3 |
| T6 |
42998 |
42255 |
0 |
3 |
| T15 |
9512 |
9372 |
0 |
3 |
| T16 |
33731 |
33662 |
0 |
3 |
| T17 |
21736 |
21628 |
0 |
3 |
| T18 |
7196 |
7133 |
0 |
3 |