Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19681574 |
19523963 |
0 |
0 |
| T1 |
13660 |
13525 |
0 |
0 |
| T2 |
23176 |
23109 |
0 |
0 |
| T3 |
37659 |
37587 |
0 |
0 |
| T4 |
5805 |
5713 |
0 |
0 |
| T13 |
3601 |
3411 |
0 |
0 |
| T14 |
70545 |
70412 |
0 |
0 |
| T15 |
7781 |
7694 |
0 |
0 |
| T16 |
99071 |
98995 |
0 |
0 |
| T17 |
9477 |
9413 |
0 |
0 |
| T18 |
82212 |
82142 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19681574 |
19517042 |
0 |
2640 |
| T1 |
13660 |
13519 |
0 |
3 |
| T2 |
23176 |
23106 |
0 |
3 |
| T3 |
37659 |
37584 |
0 |
3 |
| T4 |
5805 |
5710 |
0 |
3 |
| T13 |
3601 |
3405 |
0 |
3 |
| T14 |
70545 |
70406 |
0 |
3 |
| T15 |
7781 |
7691 |
0 |
3 |
| T16 |
99071 |
98992 |
0 |
3 |
| T17 |
9477 |
9410 |
0 |
3 |
| T18 |
82212 |
82139 |
0 |
3 |