Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
884 |
884 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23252296 |
23080916 |
0 |
0 |
| T1 |
32865 |
32733 |
0 |
0 |
| T2 |
9650 |
9577 |
0 |
0 |
| T3 |
30802 |
30674 |
0 |
0 |
| T12 |
10986 |
10929 |
0 |
0 |
| T13 |
15936 |
15758 |
0 |
0 |
| T14 |
3419 |
3247 |
0 |
0 |
| T15 |
153486 |
153432 |
0 |
0 |
| T16 |
17653 |
17564 |
0 |
0 |
| T17 |
3938 |
3885 |
0 |
0 |
| T18 |
10352 |
10287 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23252296 |
23073518 |
0 |
2652 |
| T1 |
32865 |
32715 |
0 |
3 |
| T2 |
9650 |
9574 |
0 |
3 |
| T3 |
30802 |
30656 |
0 |
3 |
| T12 |
10986 |
10926 |
0 |
3 |
| T13 |
15936 |
15752 |
0 |
3 |
| T14 |
3419 |
3241 |
0 |
3 |
| T15 |
153486 |
153429 |
0 |
3 |
| T16 |
17653 |
17561 |
0 |
3 |
| T17 |
3938 |
3882 |
0 |
3 |
| T18 |
10352 |
10284 |
0 |
3 |