Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
874 |
874 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18306689 |
18148248 |
0 |
0 |
| T1 |
7627 |
7560 |
0 |
0 |
| T2 |
9962 |
9896 |
0 |
0 |
| T3 |
2693 |
2634 |
0 |
0 |
| T4 |
7948 |
7866 |
0 |
0 |
| T5 |
7902 |
7840 |
0 |
0 |
| T12 |
3355 |
3256 |
0 |
0 |
| T13 |
22183 |
22024 |
0 |
0 |
| T14 |
17646 |
17554 |
0 |
0 |
| T15 |
17335 |
17228 |
0 |
0 |
| T16 |
126527 |
125369 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18306689 |
18141342 |
0 |
2622 |
| T1 |
7627 |
7557 |
0 |
3 |
| T2 |
9962 |
9893 |
0 |
3 |
| T3 |
2693 |
2631 |
0 |
3 |
| T4 |
7948 |
7863 |
0 |
3 |
| T5 |
7902 |
7837 |
0 |
3 |
| T12 |
3355 |
3253 |
0 |
3 |
| T13 |
22183 |
21991 |
0 |
3 |
| T14 |
17646 |
17551 |
0 |
3 |
| T15 |
17335 |
17210 |
0 |
3 |
| T16 |
126527 |
125324 |
0 |
3 |