Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
874 |
874 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24088224 |
23919370 |
0 |
0 |
| T1 |
2045 |
1960 |
0 |
0 |
| T2 |
30733 |
30683 |
0 |
0 |
| T3 |
16875 |
16809 |
0 |
0 |
| T4 |
11450 |
11371 |
0 |
0 |
| T14 |
10284 |
10199 |
0 |
0 |
| T15 |
4622 |
4522 |
0 |
0 |
| T16 |
7084 |
7014 |
0 |
0 |
| T17 |
15339 |
15261 |
0 |
0 |
| T18 |
79563 |
79498 |
0 |
0 |
| T19 |
1619 |
1557 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24088224 |
23912122 |
0 |
2622 |
| T1 |
2045 |
1957 |
0 |
3 |
| T2 |
30733 |
30680 |
0 |
3 |
| T3 |
16875 |
16806 |
0 |
3 |
| T4 |
11450 |
11368 |
0 |
3 |
| T14 |
10284 |
10196 |
0 |
3 |
| T15 |
4622 |
4519 |
0 |
3 |
| T16 |
7084 |
7011 |
0 |
3 |
| T17 |
15339 |
15258 |
0 |
3 |
| T18 |
79563 |
79495 |
0 |
3 |
| T19 |
1619 |
1554 |
0 |
3 |