Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.72 98.77 96.05 100.00 76.92 96.55 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 335200 0 0
RunThenComplete_M 2147483647 2835040 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 335200 0 0
T20 321999 246 0 0
T21 151249 2265 0 0
T22 407548 60 0 0
T23 657052 390 0 0
T30 264362 319 0 0
T31 455721 56 0 0
T32 830486 60 0 0
T33 340300 60 0 0
T34 151249 2265 0 0
T35 0 2337 0 0
T36 3631 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2835040 0 0
T20 321999 5427 0 0
T21 151249 12979 0 0
T22 407548 315 0 0
T23 657052 5542 0 0
T30 264362 2505 0 0
T31 455721 326 0 0
T32 830486 2224 0 0
T33 340300 294 0 0
T34 151249 12979 0 0
T35 0 13147 0 0
T36 3631 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%