Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.56 98.77 96.05 100.00 100.00 96.55 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 345697 0 0
RunThenComplete_M 2147483647 3073080 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 345697 0 0
T4 433149 97 0 0
T5 150232 310 0 0
T6 365006 0 0 0
T9 159318 45 0 0
T10 250375 177 0 0
T11 4277 0 0 0
T13 0 173 0 0
T23 0 9 0 0
T28 69577 0 0 0
T29 17129 9 0 0
T30 26458 9 0 0
T31 475078 310 0 0
T38 0 2337 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3073080 0 0
T4 433149 3615 0 0
T5 150232 5462 0 0
T6 365006 0 0 0
T9 159318 395 0 0
T10 250375 6391 0 0
T11 4277 0 0 0
T13 0 1674 0 0
T23 0 31 0 0
T28 69577 0 0 0
T29 17129 21 0 0
T30 26458 31 0 0
T31 475078 5462 0 0
T38 0 13147 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%