Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6453 |
0 |
0 |
T1 |
221058 |
35 |
0 |
0 |
T2 |
1643 |
0 |
0 |
0 |
T3 |
204359 |
5 |
0 |
0 |
T7 |
17192 |
5 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T28 |
716567 |
5 |
0 |
0 |
T29 |
433507 |
0 |
0 |
0 |
T30 |
18115 |
5 |
0 |
0 |
T31 |
40615 |
0 |
0 |
0 |
T32 |
307406 |
0 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
111861 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T87 |
0 |
5 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6453 |
0 |
0 |
T1 |
221058 |
35 |
0 |
0 |
T2 |
1643 |
0 |
0 |
0 |
T3 |
204359 |
5 |
0 |
0 |
T7 |
17192 |
5 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T28 |
716567 |
5 |
0 |
0 |
T29 |
433507 |
0 |
0 |
0 |
T30 |
18115 |
5 |
0 |
0 |
T31 |
40615 |
0 |
0 |
0 |
T32 |
307406 |
0 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
111861 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T87 |
0 |
5 |
0 |
0 |