Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347108 0 0
RunThenComplete_M 2147483647 3098287 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347108 0 0
T3 477575 310 0 0
T4 21127 9 0 0
T5 108477 113 0 0
T6 228729 72 0 0
T7 200867 477 0 0
T8 0 313 0 0
T10 1377 0 0 0
T11 76447 0 0 0
T12 122725 137 0 0
T13 970460 132 0 0
T14 204197 390 0 0
T18 0 146 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3098287 0 0
T3 477575 5462 0 0
T4 21127 31 0 0
T5 108477 285 0 0
T6 228729 347 0 0
T7 200867 4666 0 0
T8 0 3908 0 0
T10 1377 0 0 0
T11 76447 0 0 0
T12 122725 682 0 0
T13 970460 691 0 0
T14 204197 5542 0 0
T18 0 5864 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%