Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206831765 |
0 |
0 |
T2 |
277887 |
170098 |
0 |
0 |
T3 |
116064 |
19447 |
0 |
0 |
T7 |
179519 |
6266 |
0 |
0 |
T17 |
130686 |
3891 |
0 |
0 |
T18 |
288395 |
310694 |
0 |
0 |
T29 |
775405 |
38604 |
0 |
0 |
T30 |
177885 |
1057 |
0 |
0 |
T31 |
150651 |
454468 |
0 |
0 |
T32 |
150554 |
79076 |
0 |
0 |
T33 |
109437 |
109570 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206831765 |
0 |
0 |
T2 |
277887 |
170098 |
0 |
0 |
T3 |
116064 |
19447 |
0 |
0 |
T7 |
179519 |
6266 |
0 |
0 |
T17 |
130686 |
3891 |
0 |
0 |
T18 |
288395 |
310694 |
0 |
0 |
T29 |
775405 |
38604 |
0 |
0 |
T30 |
177885 |
1057 |
0 |
0 |
T31 |
150651 |
454468 |
0 |
0 |
T32 |
150554 |
79076 |
0 |
0 |
T33 |
109437 |
109570 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 11 | 78.57 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 0 | 0 | |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 13 | 5 | 38.46 |
Logical | 13 | 5 | 38.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Unreachable | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 0 | 0 | |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
|
unreachable |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
|
unreachable |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Total | Covered | Percent |
Conditions | 17 | 8 | 47.06 |
Logical | 17 | 8 | 47.06 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Unreachable | |
1 | 1 | 0 | Unreachable | |
1 | 1 | 1 | Unreachable | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Unreachable | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Unreachable | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Unreachable | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
6 |
85.71 |
TERNARY |
130 |
1 |
1 |
100.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Unreachable |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Total | Covered | Percent |
Conditions | 24 | 21 | 87.50 |
Logical | 24 | 21 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T7,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T7 |
1 | 0 | 1 | Covered | T2,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
185917612 |
0 |
0 |
T2 |
277887 |
278605 |
0 |
0 |
T3 |
116064 |
47923 |
0 |
0 |
T7 |
179519 |
26412 |
0 |
0 |
T17 |
130686 |
2113 |
0 |
0 |
T18 |
288395 |
890704 |
0 |
0 |
T29 |
775405 |
17850 |
0 |
0 |
T30 |
177885 |
26692 |
0 |
0 |
T31 |
150651 |
570367 |
0 |
0 |
T32 |
150554 |
37453 |
0 |
0 |
T33 |
109437 |
465298 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
185917612 |
0 |
0 |
T2 |
277887 |
278605 |
0 |
0 |
T3 |
116064 |
47923 |
0 |
0 |
T7 |
179519 |
26412 |
0 |
0 |
T17 |
130686 |
2113 |
0 |
0 |
T18 |
288395 |
890704 |
0 |
0 |
T29 |
775405 |
17850 |
0 |
0 |
T30 |
177885 |
26692 |
0 |
0 |
T31 |
150651 |
570367 |
0 |
0 |
T32 |
150554 |
37453 |
0 |
0 |
T33 |
109437 |
465298 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39816678 |
0 |
0 |
T2 |
277887 |
90950 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
11744 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
78726 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
206575 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39816678 |
0 |
0 |
T2 |
277887 |
90950 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
11744 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
78726 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
206575 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21146304 |
0 |
0 |
T2 |
277887 |
44104 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
2628 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
25384 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
46078 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
21146304 |
0 |
0 |
T2 |
277887 |
44104 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
2628 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
25384 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
46078 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T17,T29,T32 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T17,T29,T32 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38798943 |
0 |
0 |
T2 |
277887 |
44104 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
11744 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
78726 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
206575 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38798943 |
0 |
0 |
T2 |
277887 |
44104 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
11744 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
78726 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
206575 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
458656335 |
0 |
0 |
T1 |
1252 |
12 |
0 |
0 |
T2 |
277887 |
115104 |
0 |
0 |
T3 |
116064 |
138601 |
0 |
0 |
T7 |
179519 |
54007 |
0 |
0 |
T17 |
130686 |
7797 |
0 |
0 |
T18 |
288395 |
138497 |
0 |
0 |
T29 |
775405 |
94737 |
0 |
0 |
T30 |
177885 |
29908 |
0 |
0 |
T31 |
150651 |
196050 |
0 |
0 |
T32 |
150554 |
150831 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1232 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
853773350 |
0 |
0 |
T1 |
1252 |
12 |
0 |
0 |
T2 |
277887 |
692455 |
0 |
0 |
T3 |
116064 |
136783 |
0 |
0 |
T7 |
179519 |
47866 |
0 |
0 |
T17 |
130686 |
30557 |
0 |
0 |
T18 |
288395 |
112862 |
0 |
0 |
T29 |
775405 |
257283 |
0 |
0 |
T30 |
177885 |
29128 |
0 |
0 |
T31 |
150651 |
196050 |
0 |
0 |
T32 |
150554 |
576604 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1232 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22513963 |
0 |
0 |
T2 |
277887 |
141740 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
2628 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
25384 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
46078 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1232 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39825201 |
0 |
0 |
T2 |
277887 |
90950 |
0 |
0 |
T3 |
116064 |
43740 |
0 |
0 |
T7 |
179519 |
13872 |
0 |
0 |
T17 |
130686 |
11744 |
0 |
0 |
T18 |
288395 |
117696 |
0 |
0 |
T29 |
775405 |
78726 |
0 |
0 |
T30 |
177885 |
12954 |
0 |
0 |
T31 |
150651 |
95800 |
0 |
0 |
T32 |
150554 |
206575 |
0 |
0 |
T33 |
109437 |
7872 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1232 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
109878012 |
0 |
0 |
T2 |
277887 |
196996 |
0 |
0 |
T3 |
116064 |
19447 |
0 |
0 |
T7 |
179519 |
6689 |
0 |
0 |
T17 |
130686 |
810 |
0 |
0 |
T18 |
288395 |
391980 |
0 |
0 |
T29 |
775405 |
12205 |
0 |
0 |
T30 |
177885 |
1057 |
0 |
0 |
T31 |
150651 |
454468 |
0 |
0 |
T32 |
150554 |
16570 |
0 |
0 |
T33 |
109437 |
109570 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1232 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206859754 |
0 |
0 |
T2 |
277887 |
170098 |
0 |
0 |
T3 |
116064 |
19447 |
0 |
0 |
T7 |
179519 |
6266 |
0 |
0 |
T17 |
130686 |
3891 |
0 |
0 |
T18 |
288395 |
310694 |
0 |
0 |
T29 |
775405 |
38604 |
0 |
0 |
T30 |
177885 |
1057 |
0 |
0 |
T31 |
150651 |
454468 |
0 |
0 |
T32 |
150554 |
79076 |
0 |
0 |
T33 |
109437 |
109570 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1252 |
1180 |
0 |
0 |
T2 |
277887 |
277875 |
0 |
0 |
T3 |
116064 |
116056 |
0 |
0 |
T7 |
179519 |
179240 |
0 |
0 |
T17 |
130686 |
130607 |
0 |
0 |
T18 |
288395 |
288324 |
0 |
0 |
T29 |
775405 |
775314 |
0 |
0 |
T30 |
177885 |
177795 |
0 |
0 |
T31 |
150651 |
150650 |
0 |
0 |
T32 |
150554 |
150544 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1232 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |