| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 343919 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3042022 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 343919 | 0 | 0 |
| T3 | 291119 | 94 | 0 | 0 |
| T12 | 4733 | 0 | 0 | 0 |
| T15 | 115833 | 178 | 0 | 0 |
| T18 | 704105 | 310 | 0 | 0 |
| T19 | 226770 | 20 | 0 | 0 |
| T32 | 826597 | 56 | 0 | 0 |
| T33 | 198367 | 390 | 0 | 0 |
| T34 | 186922 | 374 | 0 | 0 |
| T35 | 21613 | 9 | 0 | 0 |
| T36 | 916087 | 374 | 0 | 0 |
| T41 | 0 | 246 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3042022 | 0 | 0 |
| T3 | 291119 | 435 | 0 | 0 |
| T12 | 4733 | 0 | 0 | 0 |
| T15 | 115833 | 6708 | 0 | 0 |
| T18 | 704105 | 5462 | 0 | 0 |
| T19 | 226770 | 103 | 0 | 0 |
| T32 | 826597 | 2288 | 0 | 0 |
| T33 | 198367 | 5542 | 0 | 0 |
| T34 | 186922 | 5526 | 0 | 0 |
| T35 | 21613 | 31 | 0 | 0 |
| T36 | 916087 | 5526 | 0 | 0 |
| T41 | 0 | 5427 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |