dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
85.43 98.55 77.78 80.77 84.62 u_tlul_adapter_msgfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.12 78.57 38.46 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
65.86 86.11 54.84 62.50 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
85.43 98.55 77.78 80.77 84.62 u_tlul_adapter_msgfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 71.04 90.91 66.67 55.56


Module Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
71.27 92.31 47.06 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
69.33 91.43 57.14 68.75 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
85.43 98.55 77.78 80.77 84.62 u_tlul_adapter_msgfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 71.04 90.91 66.67 55.56


Module Instance : tb.dut.u_msgfifo.u_msgfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.88 100.00 87.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.72 100.00 93.62 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.21 100.00 100.00 92.86 100.00 u_msgfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.34 98.61 82.46 92.31 100.00 u_tlul_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.34 98.61 82.46 92.31 100.00 u_tlul_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.34 98.61 82.46 92.31 100.00 u_tlul_adapter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
tb.dut.u_msgfifo.u_msgfifo
tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T12
110Not Covered
111CoveredT2,T3,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474723140 107715253 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474723140 107715253 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 107715253 0 0
T2 15751 132 0 0
T3 362878 17636 0 0
T7 60114 2016 0 0
T8 321414 11425 0 0
T12 4078 134 0 0
T13 2702 1 0 0
T14 281236 209047 0 0
T17 195600 214111 0 0
T33 193415 208918 0 0
T34 202556 221953 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 107715253 0 0
T2 15751 132 0 0
T3 362878 17636 0 0
T7 60114 2016 0 0
T8 321414 11425 0 0
T12 4078 134 0 0
T13 2702 1 0 0
T14 281236 209047 0 0
T17 195600 214111 0 0
T33 193415 208918 0 0
T34 202556 221953 0 0

Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL141178.57
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10100
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 unreachable
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
TotalCoveredPercent
Conditions13538.46
Logical13538.46
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Unreachable
101Not Covered
110Unreachable
111Unreachable

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474723140 0 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474723140 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 0 0 0

Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL131292.31
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10000
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS11111100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 unreachable
101 1 1
108 0 1
111 1 1
112 unreachable
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
TotalCoveredPercent
Conditions17847.06
Logical17847.06
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Unreachable
110Unreachable
111Unreachable

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Unreachable

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Unreachable
10CoveredT1,T2,T3
11Unreachable

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Unreachable
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 130 1 1 100.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474723140 0 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474723140 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 0 0 0

Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
TotalCoveredPercent
Conditions242187.50
Logical242187.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T7,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT2,T8,T14
110Not Covered
111CoveredT2,T3,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T3,T17
101CoveredT2,T3,T17
110Not Covered
111CoveredT2,T3,T17

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T17

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT2,T3,T17
10CoveredT1,T2,T3
11CoveredT2,T3,T17

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T3,T17
10CoveredT2,T3,T17
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474297232 145815191 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474297232 145815191 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474297232 145815191 0 0
T2 15751 3028 0 0
T3 362878 7021 0 0
T7 60114 6643 0 0
T8 321414 44123 0 0
T12 4078 0 0 0
T13 2702 122 0 0
T14 281236 553320 0 0
T17 195600 503157 0 0
T21 0 28651 0 0
T33 193415 506061 0 0
T34 202556 510739 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474297232 145815191 0 0
T2 15751 3028 0 0
T3 362878 7021 0 0
T7 60114 6643 0 0
T8 321414 44123 0 0
T12 4078 0 0 0
T13 2702 122 0 0
T14 281236 553320 0 0
T17 195600 503157 0 0
T21 0 28651 0 0
T33 193415 506061 0 0
T34 202556 510739 0 0

Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T12
110Not Covered
111CoveredT2,T3,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474723140 29939854 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474723140 29939854 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 29939854 0 0
T2 15751 432 0 0
T3 362878 37290 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 368 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 29939854 0 0
T2 15751 432 0 0
T3 362878 37290 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 368 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT2,T3,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474723140 16319776 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474723140 16319776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 16319776 0 0
T2 15751 432 0 0
T3 362878 12004 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 84 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 16319776 0 0
T2 15751 432 0 0
T3 362878 12004 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 84 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T12,T21
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T12
110Not Covered
111CoveredT2,T3,T17

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T17

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T3,T17

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T12,T21
10CoveredT2,T3,T17
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1474723140 29462788 0 0
DepthKnown_A 1474723140 1474522125 0 0
RvalidKnown_A 1474723140 1474522125 0 0
WreadyKnown_A 1474723140 1474522125 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1474723140 29462788 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 29462788 0 0
T2 15751 432 0 0
T3 362878 37290 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 368 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 1474522125 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1474723140 29462788 0 0
T2 15751 432 0 0
T3 362878 37290 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 368 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1476098031 297709881 0 0
DepthKnown_A 1476098031 1475842092 0 0
RvalidKnown_A 1476098031 1475842092 0 0
WreadyKnown_A 1476098031 1475842092 0 0
gen_passthru_fifo.paramCheckPass 1148 1148 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 297709881 0 0
T1 1477 15 0 0
T2 15751 1069 0 0
T3 362878 41835 0 0
T7 60114 16454 0 0
T8 321414 102628 0 0
T12 4078 208 0 0
T13 2702 158 0 0
T14 281236 124913 0 0
T17 195600 868646 0 0
T33 193415 847862 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1148 1148 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T17 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1476098031 425974721 0 0
DepthKnown_A 1476098031 1475842092 0 0
RvalidKnown_A 1476098031 1475842092 0 0
WreadyKnown_A 1476098031 1475842092 0 0
gen_passthru_fifo.paramCheckPass 1148 1148 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 425974721 0 0
T1 1477 66 0 0
T2 15751 1069 0 0
T3 362878 117512 0 0
T7 60114 14670 0 0
T8 321414 94086 0 0
T12 4078 920 0 0
T13 2702 158 0 0
T14 281236 104588 0 0
T17 195600 868646 0 0
T33 193415 847862 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1148 1148 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T17 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1476098031 17336336 0 0
DepthKnown_A 1476098031 1475842092 0 0
RvalidKnown_A 1476098031 1475842092 0 0
WreadyKnown_A 1476098031 1475842092 0 0
gen_passthru_fifo.paramCheckPass 1148 1148 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 17336336 0 0
T2 15751 432 0 0
T3 362878 12004 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 84 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1148 1148 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T17 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1476098031 29958622 0 0
DepthKnown_A 1476098031 1475842092 0 0
RvalidKnown_A 1476098031 1475842092 0 0
WreadyKnown_A 1476098031 1475842092 0 0
gen_passthru_fifo.paramCheckPass 1148 1148 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 29958622 0 0
T2 15751 432 0 0
T3 362878 37290 0 0
T7 60114 4016 0 0
T8 321414 27758 0 0
T12 4078 368 0 0
T13 2702 68 0 0
T14 281236 125308 0 0
T17 195600 5984 0 0
T33 193415 5984 0 0
T34 202556 5460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1148 1148 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T17 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1476098031 72826489 0 0
DepthKnown_A 1476098031 1475842092 0 0
RvalidKnown_A 1476098031 1475842092 0 0
WreadyKnown_A 1476098031 1475842092 0 0
gen_passthru_fifo.paramCheckPass 1148 1148 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 72826489 0 0
T2 15751 132 0 0
T3 362878 5575 0 0
T7 60114 2016 0 0
T8 321414 11425 0 0
T12 4078 26 0 0
T13 2702 1 0 0
T14 281236 211669 0 0
T17 195600 214111 0 0
T33 193415 208918 0 0
T34 202556 221953 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1148 1148 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T17 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1476098031 107752495 0 0
DepthKnown_A 1476098031 1475842092 0 0
RvalidKnown_A 1476098031 1475842092 0 0
WreadyKnown_A 1476098031 1475842092 0 0
gen_passthru_fifo.paramCheckPass 1148 1148 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 107752495 0 0
T2 15751 132 0 0
T3 362878 17636 0 0
T7 60114 2016 0 0
T8 321414 11425 0 0
T12 4078 134 0 0
T13 2702 1 0 0
T14 281236 209047 0 0
T17 195600 214111 0 0
T33 193415 208918 0 0
T34 202556 221953 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1476098031 1475842092 0 0
T1 1477 1396 0 0
T2 15751 15669 0 0
T3 362878 362803 0 0
T7 60114 59947 0 0
T8 321414 321340 0 0
T12 4078 3961 0 0
T13 2702 2560 0 0
T14 281236 281141 0 0
T17 195600 195594 0 0
T33 193415 193407 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1148 1148 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T17 1 1 0 0
T33 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%