Line Coverage for Module :
keccak_round
| Line No. | Total | Covered | Percent |
| TOTAL | | 110 | 104 | 94.55 |
| CONT_ASSIGN | 177 | 0 | 0 | |
| ALWAYS | 180 | 3 | 3 | 100.00 |
| ALWAYS | 186 | 70 | 65 | 92.86 |
| CONT_ASSIGN | 407 | 1 | 1 | 100.00 |
| ALWAYS | 411 | 7 | 7 | 100.00 |
| ALWAYS | 424 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 450 | 1 | 1 | 100.00 |
| ALWAYS | 468 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 477 | 1 | 1 | 100.00 |
| ALWAYS | 485 | 7 | 7 | 100.00 |
| ALWAYS | 507 | 4 | 3 | 75.00 |
| CONT_ASSIGN | 518 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 548 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 549 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 551 | 1 | 1 | 100.00 |
| ALWAYS | 575 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sha3_0.1/rtl/keccak_round.sv' or '../src/lowrisc_ip_sha3_0.1/rtl/keccak_round.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 177 |
|
unreachable |
| 180 |
3 |
3 |
| 186 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
| 190 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 195 |
1 |
1 |
| 196 |
1 |
1 |
| 198 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 201 |
1 |
1 |
| 202 |
1 |
1 |
| 204 |
1 |
1 |
| 206 |
1 |
1 |
| 208 |
1 |
1 |
| 210 |
1 |
1 |
| 212 |
1 |
1 |
| 214 |
1 |
1 |
| 215 |
1 |
1 |
| 216 |
1 |
1 |
| 221 |
1 |
1 |
| 223 |
1 |
1 |
| 224 |
1 |
1 |
| 226 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 231 |
1 |
1 |
| 233 |
|
unreachable |
| 235 |
1 |
1 |
| 241 |
0 |
1 |
| 243 |
0 |
1 |
| 244 |
|
unreachable |
| 246 |
|
unreachable |
| 247 |
|
unreachable |
| 249 |
0 |
1 |
| 251 |
0 |
1 |
| 260 |
1 |
1 |
| 261 |
1 |
1 |
| 272 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 275 |
1 |
1 |
| 278 |
1 |
1 |
| 281 |
1 |
1 |
| 282 |
1 |
1 |
| 284 |
1 |
1 |
| 292 |
1 |
1 |
| 293 |
1 |
1 |
| 301 |
1 |
1 |
| 304 |
1 |
1 |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 327 |
1 |
1 |
| 333 |
1 |
1 |
| 336 |
1 |
1 |
| 339 |
1 |
1 |
| 342 |
1 |
1 |
| 343 |
1 |
1 |
| 352 |
1 |
1 |
| 353 |
1 |
1 |
| 361 |
1 |
1 |
| 363 |
1 |
1 |
| 365 |
|
unreachable |
| 367 |
|
unreachable |
| 368 |
|
unreachable |
| 371 |
1 |
1 |
| 373 |
1 |
1 |
| 376 |
1 |
1 |
| 377 |
1 |
1 |
| 382 |
0 |
1 |
| 387 |
1 |
1 |
| 388 |
1 |
1 |
| 400 |
1 |
1 |
| 401 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 407 |
1 |
1 |
| 411 |
1 |
1 |
| 412 |
1 |
1 |
| 413 |
1 |
1 |
| 414 |
1 |
1 |
| 416 |
1 |
1 |
| 417 |
1 |
1 |
| 418 |
1 |
1 |
| 424 |
1 |
1 |
| 425 |
1 |
1 |
| 427 |
1 |
1 |
| 450 |
1 |
1 |
| 468 |
1 |
1 |
| 469 |
1 |
1 |
| 470 |
1 |
1 |
| 471 |
1 |
1 |
| 472 |
1 |
1 |
| 473 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 477 |
1 |
1 |
| 485 |
1 |
1 |
| 486 |
1 |
1 |
| 487 |
1 |
1 |
| 488 |
1 |
1 |
| 492 |
1 |
1 |
| 493 |
1 |
1 |
| 496 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 507 |
1 |
1 |
| 509 |
1 |
1 |
| 511 |
1 |
1 |
| 513 |
0 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
| 518 |
1 |
1 |
| 548 |
1 |
1 |
| 549 |
1 |
1 |
| 551 |
1 |
1 |
| 575 |
1 |
1 |
| 576 |
1 |
1 |
| 578 |
1 |
1 |
Cond Coverage for Module :
keccak_round
| Total | Covered | Percent |
| Conditions | 12 | 12 | 100.00 |
| Logical | 12 | 12 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 177
EXPRESSION (int'(round) == (MaxRound - 1))
---------------1---------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Unreachable | T1,T2,T3 |
LINE 224
EXPRESSION (EnMasking && run_i)
----1---- --2--
| -1- | -2- | Status | Tests |
| - | 0 | Covered | T1,T2,T3 |
| - | 1 | Covered | T1,T2,T3 |
LINE 272
EXPRESSION (rand_early_i || rand_valid_i)
------1----- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T45,T17,T19 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T45,T17,T19 |
LINE 450
EXPRESSION ((keccak_st == KeccakStIdle) ? 1'b1 : 1'b0)
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 450
SUB-EXPRESSION (keccak_st == KeccakStIdle)
-------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 492
EXPRESSION (addr_i == i[(DInAddr - 1):0])
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
FSM Coverage for Module :
keccak_round
Summary for FSM :: keccak_st
| Total | Covered | Percent | |
| States |
8 |
6 |
75.00 |
(Not included in score) |
| Transitions |
15 |
11 |
73.33 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: keccak_st
| states | Line No. | Covered | Tests |
| KeccakStActive |
233 |
Not Covered |
|
| KeccakStError |
382 |
Not Covered |
|
| KeccakStIdle |
212 |
Covered |
T1,T2,T3 |
| KeccakStPhase1 |
226 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle1 |
273 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle2 |
304 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle3 |
339 |
Covered |
T1,T2,T3 |
| KeccakStTerminalError |
401 |
Covered |
T11,T12,T13 |
| transitions | Line No. | Covered | Tests |
| KeccakStActive->KeccakStIdle |
244 |
Not Covered |
|
| KeccakStActive->KeccakStTerminalError |
401 |
Not Covered |
|
| KeccakStError->KeccakStTerminalError |
401 |
Not Covered |
|
| KeccakStIdle->KeccakStActive |
233 |
Not Covered |
|
| KeccakStIdle->KeccakStPhase1 |
226 |
Covered |
T1,T2,T3 |
| KeccakStIdle->KeccakStTerminalError |
401 |
Covered |
T12,T13,T35 |
| KeccakStPhase1->KeccakStPhase2Cycle1 |
273 |
Covered |
T1,T2,T3 |
| KeccakStPhase1->KeccakStTerminalError |
401 |
Covered |
T11,T46,T47 |
| KeccakStPhase2Cycle1->KeccakStPhase2Cycle2 |
304 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle1->KeccakStTerminalError |
401 |
Covered |
T28,T48,T49 |
| KeccakStPhase2Cycle2->KeccakStPhase2Cycle3 |
339 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle2->KeccakStTerminalError |
401 |
Covered |
T50,T29,T51 |
| KeccakStPhase2Cycle3->KeccakStIdle |
365 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle3->KeccakStPhase1 |
371 |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle3->KeccakStTerminalError |
401 |
Covered |
T31 |
Branch Coverage for Module :
keccak_round
| Line No. | Total | Covered | Percent |
| Branches |
|
34 |
31 |
91.18 |
| TERNARY |
450 |
2 |
2 |
100.00 |
| IF |
180 |
2 |
2 |
100.00 |
| CASE |
208 |
13 |
11 |
84.62 |
| IF |
400 |
2 |
2 |
100.00 |
| IF |
468 |
4 |
4 |
100.00 |
| IF |
486 |
2 |
2 |
100.00 |
| IF |
509 |
3 |
2 |
66.67 |
| IF |
575 |
2 |
2 |
100.00 |
| IF |
411 |
2 |
2 |
100.00 |
| IF |
424 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sha3_0.1/rtl/keccak_round.sv' or '../src/lowrisc_ip_sha3_0.1/rtl/keccak_round.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 450 ((keccak_st == KeccakStIdle)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 180 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 208 case (keccak_st)
-2-: 210 if (valid_i)
-3-: 216 if (prim_mubi_pkg::mubi4_test_true_strict(clear_i))
-4-: 224 if ((EnMasking && run_i))
-5-: 231 if (((!EnMasking) && run_i))
-6-: 243 if (rnd_eq_end)
-7-: 272 if ((rand_early_i || rand_valid_i))
-8-: 363 if (rnd_eq_end)
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| KeccakStIdle |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| KeccakStIdle |
0 |
1 |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| KeccakStIdle |
0 |
0 |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| KeccakStIdle |
0 |
0 |
0 |
1 |
- |
- |
- |
Unreachable |
|
| KeccakStIdle |
0 |
0 |
0 |
0 |
- |
- |
- |
Covered |
T1,T2,T3 |
| KeccakStActive |
- |
- |
- |
- |
1 |
- |
- |
Unreachable |
|
| KeccakStActive |
- |
- |
- |
- |
0 |
- |
- |
Not Covered |
|
| KeccakStPhase1 |
- |
- |
- |
- |
- |
1 |
- |
Covered |
T1,T2,T3 |
| KeccakStPhase1 |
- |
- |
- |
- |
- |
0 |
- |
Covered |
T45,T17,T19 |
| KeccakStPhase2Cycle1 |
- |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle2 |
- |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| KeccakStPhase2Cycle3 |
- |
- |
- |
- |
- |
- |
1 |
Unreachable |
T1,T2,T3 |
| KeccakStPhase2Cycle3 |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| KeccakStError |
- |
- |
- |
- |
- |
- |
- |
Not Covered |
|
| KeccakStTerminalError |
- |
- |
- |
- |
- |
- |
- |
Covered |
T11,T12,T13 |
| default |
- |
- |
- |
- |
- |
- |
- |
Covered |
T32,T33,T34 |
LineNo. Expression
-1-: 400 if (lc_ctrl_pkg::lc_tx_test_true_loose(lc_escalate_en_i))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T13 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 468 if ((!rst_n))
-2-: 470 if (rst_storage)
-3-: 472 if (update_storage)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 486 if (xor_message)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 509 if (rst_storage)
-2-: 511 if (((keccak_st != KeccakStIdle) || prim_mubi_pkg::mubi4_test_false_loose(clear_i)))
Branches:
| -1- | -2- | Status | Tests |
| 1 |
1 |
Not Covered |
|
| 1 |
0 |
Covered |
T1,T2,T3 |
| 0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 575 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 411 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 424 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
keccak_round
Assertion Details
ClearAssertStIdle_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505998686 |
50477 |
0 |
0 |
| T1 |
87242 |
35 |
0 |
0 |
| T2 |
742737 |
94 |
0 |
0 |
| T3 |
52237 |
19 |
0 |
0 |
| T7 |
15252 |
1 |
0 |
0 |
| T8 |
133821 |
17 |
0 |
0 |
| T21 |
34101 |
10 |
0 |
0 |
| T36 |
245398 |
143 |
0 |
0 |
| T37 |
705461 |
100 |
0 |
0 |
| T38 |
882759 |
18 |
0 |
0 |
| T39 |
125220 |
70 |
0 |
0 |
OneHot0ValidAndRun_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505998686 |
505830247 |
0 |
0 |
| T1 |
87242 |
87187 |
0 |
0 |
| T2 |
742737 |
742732 |
0 |
0 |
| T3 |
52237 |
52143 |
0 |
0 |
| T7 |
15252 |
15167 |
0 |
0 |
| T8 |
133821 |
133748 |
0 |
0 |
| T21 |
34101 |
34023 |
0 |
0 |
| T36 |
245398 |
245324 |
0 |
0 |
| T37 |
705461 |
705452 |
0 |
0 |
| T38 |
882759 |
882687 |
0 |
0 |
| T39 |
125220 |
125150 |
0 |
0 |
ValidRunAssertStIdle_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505998686 |
12979576 |
0 |
0 |
| T1 |
87242 |
3598 |
0 |
0 |
| T2 |
742737 |
82810 |
0 |
0 |
| T3 |
52237 |
1867 |
0 |
0 |
| T7 |
15252 |
154 |
0 |
0 |
| T8 |
133821 |
1669 |
0 |
0 |
| T21 |
34101 |
904 |
0 |
0 |
| T36 |
245398 |
7491 |
0 |
0 |
| T37 |
705461 |
115500 |
0 |
0 |
| T38 |
882759 |
14216 |
0 |
0 |
| T39 |
125220 |
3558 |
0 |
0 |
WidthDivisableByDInWidth_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
651 |
651 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
| T37 |
1 |
1 |
0 |
0 |
| T38 |
1 |
1 |
0 |
0 |
| T39 |
1 |
1 |
0 |
0 |
gen_mask_st_chk.EnMaskingValidStates_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505998686 |
505830247 |
0 |
0 |
| T1 |
87242 |
87187 |
0 |
0 |
| T2 |
742737 |
742732 |
0 |
0 |
| T3 |
52237 |
52143 |
0 |
0 |
| T7 |
15252 |
15167 |
0 |
0 |
| T8 |
133821 |
133748 |
0 |
0 |
| T21 |
34101 |
34023 |
0 |
0 |
| T36 |
245398 |
245324 |
0 |
0 |
| T37 |
705461 |
705452 |
0 |
0 |
| T38 |
882759 |
882687 |
0 |
0 |
| T39 |
125220 |
125150 |
0 |
0 |
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505998686 |
505830247 |
0 |
0 |
| T1 |
87242 |
87187 |
0 |
0 |
| T2 |
742737 |
742732 |
0 |
0 |
| T3 |
52237 |
52143 |
0 |
0 |
| T7 |
15252 |
15167 |
0 |
0 |
| T8 |
133821 |
133748 |
0 |
0 |
| T21 |
34101 |
34023 |
0 |
0 |
| T36 |
245398 |
245324 |
0 |
0 |
| T37 |
705461 |
705452 |
0 |
0 |
| T38 |
882759 |
882687 |
0 |
0 |
| T39 |
125220 |
125150 |
0 |
0 |