ASSERT | PROPERTIES | SEQUENCES | |
Total | 614 | 5 | 10 |
Category 0 | 614 | 5 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 614 | 5 | 10 |
Severity 0 | 614 | 5 | 10 |
NUMBER | PERCENT | |
Total Number | 614 | 100.00 |
Uncovered | 7 | 1.14 |
Success | 607 | 98.86 |
Failure | 0 | 0.00 |
Incomplete | 4 | 0.65 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
NUMBER | PERCENT | |
Total Number | 5 | 100.00 |
Uncovered | 0 | 0.00 |
Matches | 5 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_kmac_core.ProcessLatchedCleared_A | 0 | 0 | 505998686 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 505998686 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 505998686 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 505998686 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 505998686 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 505998686 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 505998686 | 0 | 0 | 0 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 505998686 | 473034 | 0 | 651 | |
tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 505998686 | 660898 | 0 | 651 | |
tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 505998686 | 50501 | 0 | 651 | |
tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 505998686 | 505823500 | 0 | 1953 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 507458740 | 717603 | 717603 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 507458740 | 103 | 103 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 507458740 | 103 | 103 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 507458740 | 96 | 96 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 507458740 | 45 | 45 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 507458740 | 69 | 69 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 507458740 | 64 | 64 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 507458740 | 9709 | 9709 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 507458740 | 8041434 | 8041434 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 507458740 | 42353617 | 42353617 | 843 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 507458740 | 717603 | 717603 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 507458740 | 103 | 103 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 507458740 | 103 | 103 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 507458740 | 96 | 96 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 507458740 | 45 | 45 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 507458740 | 69 | 69 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 507458740 | 64 | 64 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 507458740 | 9709 | 9709 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 507458740 | 8041434 | 8041434 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 507458740 | 42353617 | 42353617 | 843 |
COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 505998686 | 2763 | 0 | |
tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 505998686 | 4900655 | 0 | |
tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 505998686 | 316874586 | 0 | |
tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 505998686 | 519998 | 0 | |
tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 505998686 | 48434 | 0 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |