Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506828957 |
5921 |
0 |
0 |
| T1 |
703044 |
216 |
0 |
0 |
| T2 |
5257 |
20 |
0 |
0 |
| T3 |
195091 |
0 |
0 |
0 |
| T4 |
90568 |
0 |
0 |
0 |
| T7 |
71155 |
0 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T19 |
107882 |
6 |
0 |
0 |
| T32 |
120608 |
12 |
0 |
0 |
| T33 |
837 |
0 |
0 |
0 |
| T34 |
133423 |
6 |
0 |
0 |
| T35 |
987 |
5 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T49 |
0 |
6 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506828957 |
5921 |
0 |
0 |
| T1 |
703044 |
216 |
0 |
0 |
| T2 |
5257 |
20 |
0 |
0 |
| T3 |
195091 |
0 |
0 |
0 |
| T4 |
90568 |
0 |
0 |
0 |
| T7 |
71155 |
0 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T19 |
107882 |
6 |
0 |
0 |
| T32 |
120608 |
12 |
0 |
0 |
| T33 |
837 |
0 |
0 |
0 |
| T34 |
133423 |
6 |
0 |
0 |
| T35 |
987 |
5 |
0 |
0 |
| T37 |
0 |
6 |
0 |
0 |
| T48 |
0 |
6 |
0 |
0 |
| T49 |
0 |
6 |
0 |
0 |