ASSERT | PROPERTIES | SEQUENCES | |
Total | 614 | 5 | 10 |
Category 0 | 614 | 5 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 614 | 5 | 10 |
Severity 0 | 614 | 5 | 10 |
NUMBER | PERCENT | |
Total Number | 614 | 100.00 |
Uncovered | 7 | 1.14 |
Success | 607 | 98.86 |
Failure | 0 | 0.00 |
Incomplete | 4 | 0.65 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
NUMBER | PERCENT | |
Total Number | 5 | 100.00 |
Uncovered | 0 | 0.00 |
Matches | 5 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_kmac_core.ProcessLatchedCleared_A | 0 | 0 | 649461211 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 649461211 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 649461211 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 649461211 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 649461211 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 649461211 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 649461211 | 0 | 0 | 0 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 649461211 | 373900 | 0 | 664 | |
tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 649461211 | 508710 | 0 | 664 | |
tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 649461211 | 55041 | 0 | 664 | |
tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 649461211 | 649285263 | 0 | 1992 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 650725150 | 794960 | 794960 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 650725150 | 18 | 18 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 650725150 | 18 | 18 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 650725150 | 16 | 16 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 650725150 | 6 | 6 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 650725150 | 12 | 12 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 650725150 | 5 | 5 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 650725150 | 8929 | 8929 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 650725150 | 6607148 | 6607148 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 650725150 | 41798480 | 41798480 | 856 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 650725150 | 794960 | 794960 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 650725150 | 18 | 18 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 650725150 | 18 | 18 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 650725150 | 16 | 16 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 650725150 | 6 | 6 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 650725150 | 12 | 12 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 650725150 | 5 | 5 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 650725150 | 8929 | 8929 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 650725150 | 6607148 | 6607148 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 650725150 | 41798480 | 41798480 | 856 |
COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 649461211 | 2747 | 0 | |
tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 649461211 | 5343892 | 0 | |
tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 649461211 | 433575413 | 0 | |
tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 649461211 | 571643 | 0 | |
tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 649461211 | 52809 | 0 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |