Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_14/kmac_masked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.76 98.75 96.74 100.00 100.00 97.06 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 600494255 58995 0 0
RunThenComplete_M 600494255 726319 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 600494255 58995 0 0
T1 7856 7 0 0
T2 6537 3 0 0
T3 1894 0 0 0
T4 165802 27 0 0
T7 23351 15 0 0
T8 138958 16 0 0
T9 3561 0 0 0
T11 4529 3 0 0
T16 0 28 0 0
T50 0 89 0 0
T52 3684 0 0 0
T53 1740 0 0 0
T54 0 3 0 0
T55 0 3 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 600494255 726319 0 0
T1 7856 21 0 0
T2 6537 10 0 0
T3 1894 0 0 0
T4 165802 128 0 0
T7 23351 45 0 0
T8 138958 48 0 0
T9 3561 0 0 0
T11 4529 11 0 0
T16 0 64 0 0
T50 0 231 0 0
T52 3684 0 0 0
T53 1740 0 0 0
T54 0 10 0 0
T55 0 10 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%