| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 98.76 | 98.75 | 96.74 | 100.00 | 100.00 | 97.06 | 100.00 | dut |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 342516 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3028192 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 342516 | 0 | 0 |
| T1 | 152025 | 95 | 0 | 0 |
| T2 | 11156 | 9 | 0 | 0 |
| T3 | 8991 | 9 | 0 | 0 |
| T4 | 0 | 85 | 0 | 0 |
| T7 | 159282 | 16 | 0 | 0 |
| T9 | 190078 | 27 | 0 | 0 |
| T10 | 42865 | 7 | 0 | 0 |
| T11 | 3912 | 0 | 0 | 0 |
| T12 | 0 | 38 | 0 | 0 |
| T21 | 672945 | 83 | 0 | 0 |
| T37 | 2096 | 0 | 0 | 0 |
| T38 | 9474 | 2 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3028192 | 0 | 0 |
| T1 | 152025 | 225 | 0 | 0 |
| T2 | 11156 | 31 | 0 | 0 |
| T3 | 8991 | 31 | 0 | 0 |
| T7 | 159282 | 48 | 0 | 0 |
| T9 | 190078 | 130 | 0 | 0 |
| T10 | 42865 | 26 | 0 | 0 |
| T11 | 3912 | 1 | 0 | 0 |
| T12 | 0 | 213 | 0 | 0 |
| T21 | 672945 | 458 | 0 | 0 |
| T37 | 2096 | 0 | 0 | 0 |
| T38 | 9474 | 11 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |