9601d3bbdd
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | kmac_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | kmac_csr_hw_reset | 1.090s | 63.426us | 5 | 5 | 100.00 |
V1 | csr_rw | kmac_csr_rw | 1.180s | 57.471us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | kmac_csr_bit_bash | 18.090s | 2.167ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | kmac_csr_aliasing | 8.420s | 307.593us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | kmac_csr_mem_rw_with_rand_reset | 2.280s | 36.054us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | kmac_csr_rw | 1.180s | 57.471us | 20 | 20 | 100.00 |
kmac_csr_aliasing | 8.420s | 307.593us | 5 | 5 | 100.00 | ||
V1 | mem_walk | kmac_mem_walk | 0.710s | 10.331us | 5 | 5 | 100.00 |
V1 | mem_partial_access | kmac_mem_partial_access | 1.440s | 138.707us | 5 | 5 | 100.00 |
V1 | TOTAL | 65 | 115 | 56.52 | |||
V2 | long_msg_and_output | kmac_long_msg_and_output | 0 | 50 | 0.00 | ||
V2 | burst_write | kmac_burst_write | 0 | 50 | 0.00 | ||
V2 | test_vectors | kmac_test_vectors_sha3_224 | 0 | 50 | 0.00 | ||
kmac_test_vectors_sha3_256 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_sha3_384 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_sha3_512 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_shake_128 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_shake_256 | 0 | 50 | 0.00 | ||||
kmac_test_vectors_kmac | 0 | 50 | 0.00 | ||||
kmac_test_vectors_kmac_xof | 0 | 50 | 0.00 | ||||
V2 | sideload | kmac_sideload | 0 | 50 | 0.00 | ||
V2 | app | kmac_app | 0 | 50 | 0.00 | ||
V2 | app_with_partial_data | kmac_app_with_partial_data | 0 | 10 | 0.00 | ||
V2 | entropy_refresh | kmac_entropy_refresh | 0 | 50 | 0.00 | ||
V2 | error | kmac_error | 0 | 50 | 0.00 | ||
V2 | key_error | kmac_key_error | 0 | 50 | 0.00 | ||
V2 | edn_timeout_error | kmac_edn_timeout_error | 0 | 20 | 0.00 | ||
V2 | entropy_mode_error | kmac_entropy_mode_error | 0 | 20 | 0.00 | ||
V2 | entropy_ready_error | kmac_entropy_ready_error | 0 | 10 | 0.00 | ||
V2 | lc_escalation | kmac_lc_escalation | 0 | 50 | 0.00 | ||
V2 | stress_all | kmac_stress_all | 0 | 50 | 0.00 | ||
V2 | intr_test | kmac_intr_test | 0.820s | 58.260us | 50 | 50 | 100.00 |
V2 | alert_test | kmac_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | kmac_tl_errors | 3.230s | 138.314us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | kmac_tl_errors | 3.230s | 138.314us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | kmac_csr_hw_reset | 1.090s | 63.426us | 5 | 5 | 100.00 |
kmac_csr_rw | 1.180s | 57.471us | 20 | 20 | 100.00 | ||
kmac_csr_aliasing | 8.420s | 307.593us | 5 | 5 | 100.00 | ||
kmac_same_csr_outstanding | 2.820s | 662.632us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | kmac_csr_hw_reset | 1.090s | 63.426us | 5 | 5 | 100.00 |
kmac_csr_rw | 1.180s | 57.471us | 20 | 20 | 100.00 | ||
kmac_csr_aliasing | 8.420s | 307.593us | 5 | 5 | 100.00 | ||
kmac_same_csr_outstanding | 2.820s | 662.632us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1050 | 8.57 | |||
V2S | shadow_reg_update_error | kmac_shadow_reg_errors | 1.410s | 430.133us | 20 | 20 | 100.00 |
V2S | shadow_reg_read_clear_staged_value | kmac_shadow_reg_errors | 1.410s | 430.133us | 20 | 20 | 100.00 |
V2S | shadow_reg_storage_error | kmac_shadow_reg_errors | 1.410s | 430.133us | 20 | 20 | 100.00 |
V2S | shadowed_reset_glitch | kmac_shadow_reg_errors | 1.410s | 430.133us | 20 | 20 | 100.00 |
V2S | shadow_reg_update_error_with_csr_rw | kmac_shadow_reg_errors_with_csr_rw | 3.020s | 158.895us | 20 | 20 | 100.00 |
V2S | tl_intg_err | kmac_sec_cm | 0 | 5 | 0.00 | ||
kmac_tl_intg_err | 5.150s | 337.485us | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | kmac_tl_intg_err | 5.150s | 337.485us | 20 | 20 | 100.00 |
V2S | sec_cm_lc_escalate_en_intersig_mubi | kmac_lc_escalation | 0 | 50 | 0.00 | ||
V2S | sec_cm_sw_key_key_masking | kmac_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_key_sideload | kmac_sideload | 0 | 50 | 0.00 | ||
V2S | sec_cm_cfg_shadowed_config_shadow | kmac_shadow_reg_errors | 1.410s | 430.133us | 20 | 20 | 100.00 |
V2S | sec_cm_fsm_sparse | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_ctr_redun | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_packer_ctr_redun | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_cfg_shadowed_config_regwen | kmac_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_fsm_global_esc | kmac_lc_escalation | 0 | 50 | 0.00 | ||
V2S | sec_cm_fsm_local_esc | kmac_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_absorbed_ctrl_mubi | kmac_mubi | 0 | 10 | 0.00 | ||
V2S | sec_cm_sw_cmd_ctrl_sparse | kmac_smoke | 0 | 50 | 0.00 | ||
V2S | TOTAL | 60 | 75 | 80.00 | |||
V3 | throughput | kmac_throughput | 0 | 0 | -- | ||
V3 | stress_all_with_rand_reset | kmac_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 215 | 1290 | 16.67 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 7 | 87.50 |
V2 | 25 | 25 | 3 | 12.00 |
V2S | 5 | 5 | 3 | 60.00 |
V3 | 2 | 1 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
49.00 | 49.31 | 65.68 | 16.53 | 0.00 | 49.06 | 100.00 | 62.41 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 538 failures:
0.kmac_smoke.29328258139580543546421834243982727607292818152600150543437020146976803556662
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_smoke/latest/run.log
1.kmac_smoke.113452031079446534045779828415053097121575010548757389245995089959159487710543
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_smoke/latest/run.log
... and 6 more failures.
0.kmac_sideload.44248720291875952395709006519721406568476144219261336396101479728268094587714
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_sideload/latest/run.log
1.kmac_sideload.63413172355472830691231750373139461955664969248039082081418352638961933695317
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_sideload/latest/run.log
... and 6 more failures.
0.kmac_test_vectors_sha3_224.76730825992342203119502290669499524388045415137148651206878393324323929889164
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_test_vectors_sha3_224/latest/run.log
1.kmac_test_vectors_sha3_224.32337405181289684311568875660796487880457053162165513072337404674469509648253
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_test_vectors_sha3_224/latest/run.log
... and 6 more failures.
0.kmac_test_vectors_sha3_384.28306396243192134685873626880646833831962361186231811751693982904626157847265
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_test_vectors_sha3_384/latest/run.log
1.kmac_test_vectors_sha3_384.17646032239689396388623546875159132779933557498486729030755578406961585022823
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_test_vectors_sha3_384/latest/run.log
... and 6 more failures.
0.kmac_test_vectors_shake_128.114380046750329356068323524443024568874175331555075524337451070972970373963521
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_test_vectors_shake_128/latest/run.log
1.kmac_test_vectors_shake_128.5634400236764359522117743534182247995693444328205536936975915726049544303861
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_test_vectors_shake_128/latest/run.log
... and 6 more failures.
Job killed most likely because its dependent job failed.
has 537 failures:
0.kmac_long_msg_and_output.70831911117744417055028659407946576283885450224589120029020650388553055317397
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_long_msg_and_output/latest/run.log
1.kmac_long_msg_and_output.22494070694381673262141214646894861912334358159203950314514317798658711051546
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_long_msg_and_output/latest/run.log
... and 6 more failures.
0.kmac_burst_write.39510946045387533973189359650616690057643761666499325848806059572914121278125
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_burst_write/latest/run.log
1.kmac_burst_write.69527187822648717219597295808704437677009332547309655676078485752257167348741
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_burst_write/latest/run.log
... and 6 more failures.
0.kmac_test_vectors_sha3_256.86892160994968098901861037667011430171190480224152726141109836274611161287494
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_test_vectors_sha3_256/latest/run.log
1.kmac_test_vectors_sha3_256.89026963612671900861806702448464700697508817241331380546238538350356061232242
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_test_vectors_sha3_256/latest/run.log
... and 6 more failures.
0.kmac_test_vectors_sha3_512.101361574547261232768323665557697857815070269662039031421330425821157799749544
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_test_vectors_sha3_512/latest/run.log
1.kmac_test_vectors_sha3_512.2375633564900968534911517752631719459726554868135917520091288254187796642464
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_test_vectors_sha3_512/latest/run.log
... and 6 more failures.
0.kmac_test_vectors_shake_256.54159674709671699784170128603072168545515340295791880901285987914081806188908
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/0.kmac_test_vectors_shake_256/latest/run.log
1.kmac_test_vectors_shake_256.69860587610364559087467076401084748052366534281012204437705894956718707490900
Log /container/opentitan-public/scratch/os_regression/kmac_unmasked-sim-vcs/1.kmac_test_vectors_shake_256/latest/run.log
... and 6 more failures.