Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.82 96.32 91.89 100.00 100.00 92.73 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 352416 0 0
RunThenComplete_M 2147483647 3167077 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 352416 0 0
T4 20591 9 0 0
T5 88669 0 0 0
T6 839309 90 0 0
T7 3048 0 0 0
T8 10971 1 0 0
T14 860097 104 0 0
T15 105122 187 0 0
T16 747377 158 0 0
T17 632838 390 0 0
T18 0 61 0 0
T19 0 2265 0 0
T20 0 374 0 0
T21 1437 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3167077 0 0
T4 20591 31 0 0
T5 88669 0 0 0
T6 839309 477 0 0
T7 3048 1 0 0
T8 10971 7 0 0
T14 860097 573 0 0
T15 105122 4034 0 0
T16 747377 6518 0 0
T17 632838 5542 0 0
T18 0 2480 0 0
T19 0 12979 0 0
T21 1437 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%