Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.82 96.32 91.89 100.00 100.00 92.73 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 347698 0 0
RunThenComplete_M 2147483647 3077601 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 347698 0 0
T1 111939 12 0 0
T2 235741 31 0 0
T3 864325 79 0 0
T12 144622 2265 0 0
T13 93753 41 0 0
T14 147894 2265 0 0
T15 798984 67 0 0
T16 322364 4 0 0
T17 0 38 0 0
T18 0 2337 0 0
T19 1439 0 0 0
T20 29487 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3077601 0 0
T1 111939 57 0 0
T2 235741 167 0 0
T3 864325 392 0 0
T12 144622 12979 0 0
T13 93753 207 0 0
T14 147894 12979 0 0
T15 798984 378 0 0
T16 322364 174 0 0
T17 0 205 0 0
T18 0 13147 0 0
T19 1439 0 0 0
T20 29487 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%