| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.80 | 96.15 | 91.89 | 100.00 | 100.00 | 92.73 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 351443 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3118035 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 351443 | 0 | 0 |
| T1 | 135261 | 310 | 0 | 0 |
| T2 | 939753 | 246 | 0 | 0 |
| T3 | 210024 | 199 | 0 | 0 |
| T13 | 328668 | 246 | 0 | 0 |
| T14 | 488585 | 65 | 0 | 0 |
| T15 | 169062 | 173 | 0 | 0 |
| T16 | 219586 | 2337 | 0 | 0 |
| T17 | 16603 | 9 | 0 | 0 |
| T18 | 70573 | 142 | 0 | 0 |
| T19 | 232987 | 162 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3118035 | 0 | 0 |
| T1 | 135261 | 5462 | 0 | 0 |
| T2 | 939753 | 5427 | 0 | 0 |
| T3 | 210024 | 1079 | 0 | 0 |
| T13 | 328668 | 5427 | 0 | 0 |
| T14 | 488585 | 326 | 0 | 0 |
| T15 | 169062 | 2547 | 0 | 0 |
| T16 | 219586 | 13147 | 0 | 0 |
| T17 | 16603 | 31 | 0 | 0 |
| T18 | 70573 | 350 | 0 | 0 |
| T19 | 232987 | 6488 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |