| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 348030 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3079683 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 348030 | 0 | 0 |
| T1 | 129585 | 167 | 0 | 0 |
| T2 | 1194 | 0 | 0 | 0 |
| T3 | 189230 | 390 | 0 | 0 |
| T4 | 781139 | 113 | 0 | 0 |
| T13 | 328928 | 44 | 0 | 0 |
| T14 | 141051 | 173 | 0 | 0 |
| T15 | 97985 | 8 | 0 | 0 |
| T16 | 285064 | 119 | 0 | 0 |
| T17 | 16223 | 6 | 0 | 0 |
| T18 | 0 | 2337 | 0 | 0 |
| T19 | 0 | 374 | 0 | 0 |
| T20 | 46988 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3079683 | 0 | 0 |
| T1 | 129585 | 928 | 0 | 0 |
| T2 | 1194 | 0 | 0 | 0 |
| T3 | 189230 | 5542 | 0 | 0 |
| T4 | 781139 | 4300 | 0 | 0 |
| T13 | 328928 | 207 | 0 | 0 |
| T14 | 141051 | 923 | 0 | 0 |
| T15 | 97985 | 55 | 0 | 0 |
| T16 | 285064 | 673 | 0 | 0 |
| T17 | 16223 | 36 | 0 | 0 |
| T18 | 0 | 13147 | 0 | 0 |
| T19 | 0 | 5526 | 0 | 0 |
| T20 | 46988 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |