Line Coverage for Module :
kmac_core
| Line No. | Total | Covered | Percent |
TOTAL | | 69 | 68 | 98.55 |
CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
ALWAYS | 159 | 3 | 3 | 100.00 |
ALWAYS | 164 | 30 | 30 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 251 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 263 | 1 | 1 | 100.00 |
ALWAYS | 266 | 6 | 5 | 83.33 |
CONT_ASSIGN | 285 | 1 | 1 | 100.00 |
ALWAYS | 305 | 6 | 6 | 100.00 |
ALWAYS | 336 | 6 | 6 | 100.00 |
CONT_ASSIGN | 370 | 1 | 1 | 100.00 |
CONT_ASSIGN | 392 | 1 | 1 | 100.00 |
ALWAYS | 418 | 6 | 6 | 100.00 |
CONT_ASSIGN | 429 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_core.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_core.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
151 |
1 |
1 |
159 |
3 |
3 |
164 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
169 |
1 |
1 |
171 |
1 |
1 |
172 |
1 |
1 |
174 |
1 |
1 |
176 |
1 |
1 |
178 |
1 |
1 |
179 |
1 |
1 |
181 |
1 |
1 |
188 |
1 |
1 |
189 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
194 |
1 |
1 |
195 |
1 |
1 |
197 |
1 |
1 |
199 |
1 |
1 |
205 |
1 |
1 |
206 |
1 |
1 |
208 |
1 |
1 |
210 |
1 |
1 |
215 |
1 |
1 |
216 |
1 |
1 |
218 |
1 |
1 |
224 |
1 |
1 |
225 |
1 |
1 |
238 |
1 |
1 |
239 |
1 |
1 |
|
|
|
MISSING_ELSE |
249 |
1 |
1 |
250 |
1 |
1 |
251 |
1 |
1 |
252 |
1 |
1 |
256 |
1 |
1 |
258 |
1 |
1 |
263 |
1 |
1 |
266 |
1 |
1 |
267 |
1 |
1 |
268 |
1 |
1 |
269 |
0 |
1 |
270 |
1 |
1 |
272 |
1 |
1 |
|
|
|
MISSING_ELSE |
285 |
1 |
1 |
305 |
1 |
1 |
315 |
1 |
1 |
316 |
1 |
1 |
317 |
1 |
1 |
318 |
1 |
1 |
319 |
1 |
1 |
336 |
1 |
1 |
339 |
1 |
1 |
343 |
1 |
1 |
347 |
1 |
1 |
351 |
1 |
1 |
356 |
1 |
1 |
370 |
1 |
1 |
392 |
1 |
1 |
418 |
1 |
1 |
419 |
1 |
1 |
420 |
1 |
1 |
421 |
1 |
1 |
422 |
1 |
1 |
423 |
1 |
1 |
429 |
1 |
1 |
Cond Coverage for Module :
kmac_core
| Total | Covered | Percent |
Conditions | 28 | 26 | 92.86 |
Logical | 28 | 26 | 92.86 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 178
EXPRESSION (kmac_en_i && start_i)
----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T19 |
1 | 1 | Covered | T1,T3,T14 |
LINE 205
EXPRESSION (process_i || process_latched)
----1---- -------2-------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T14 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T14 |
LINE 249
EXPRESSION (en_kmac_datapath ? kmac_valid : fifo_valid_i)
--------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
LINE 250
EXPRESSION (en_kmac_datapath ? kmac_data : fifo_data_i)
--------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
LINE 251
EXPRESSION (en_kmac_datapath ? kmac_strb : fifo_strb_i)
--------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
LINE 252
EXPRESSION (en_kmac_datapath ? 1'b0 : msg_ready_i)
--------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
LINE 256
EXPRESSION (en_key_write ? '1 : '0)
------1-----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
LINE 258
EXPRESSION (en_key_write ? key_sliced : ('{(*adjust*)default:'0}))
------1-----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
LINE 263
EXPRESSION (kmac_en_i ? kmac_process : process_i)
----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T19 |
LINE 268
EXPRESSION (process_i && ((!process_o)))
----1---- -------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 392
EXPRESSION (kmac_valid & msg_ready_i)
-----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T14 |
1 | 1 | Covered | T1,T3,T14 |
LINE 429
EXPRESSION (key_index == block_addr_limit)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T14 |
FSM Coverage for Module :
kmac_core
Summary for FSM :: st
| Total | Covered | Percent | |
States |
5 |
5 |
100.00 |
(Not included in score) |
Transitions |
8 |
8 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: st
states | Line No. | Covered | Tests |
StKey |
179 |
Covered |
T1,T3,T14 |
StKmacFlush |
206 |
Covered |
T1,T3,T14 |
StKmacIdle |
181 |
Covered |
T1,T2,T3 |
StKmacMsg |
192 |
Covered |
T1,T3,T14 |
StTerminalError |
239 |
Covered |
T4,T5,T6 |
transitions | Line No. | Covered | Tests |
StKey->StKmacMsg |
192 |
Covered |
T1,T3,T14 |
StKey->StTerminalError |
239 |
Covered |
T4,T7,T50 |
StKmacFlush->StKmacIdle |
216 |
Covered |
T1,T3,T14 |
StKmacFlush->StTerminalError |
239 |
Covered |
T49,T76,T77 |
StKmacIdle->StKey |
179 |
Covered |
T1,T3,T14 |
StKmacIdle->StTerminalError |
239 |
Covered |
T6,T35,T34 |
StKmacMsg->StKmacFlush |
206 |
Covered |
T1,T3,T14 |
StKmacMsg->StTerminalError |
239 |
Covered |
T5,T9,T33 |
Branch Coverage for Module :
kmac_core
| Line No. | Total | Covered | Percent |
Branches |
|
50 |
46 |
92.00 |
TERNARY |
249 |
2 |
2 |
100.00 |
TERNARY |
250 |
2 |
2 |
100.00 |
TERNARY |
251 |
2 |
2 |
100.00 |
TERNARY |
252 |
2 |
2 |
100.00 |
TERNARY |
256 |
2 |
2 |
100.00 |
TERNARY |
258 |
2 |
2 |
100.00 |
TERNARY |
263 |
2 |
2 |
100.00 |
IF |
159 |
2 |
2 |
100.00 |
CASE |
176 |
10 |
10 |
100.00 |
IF |
238 |
2 |
2 |
100.00 |
IF |
266 |
4 |
3 |
75.00 |
CASE |
305 |
6 |
5 |
83.33 |
CASE |
418 |
6 |
5 |
83.33 |
CASE |
336 |
6 |
5 |
83.33 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_kmac_0.1/rtl/kmac_core.sv' or '../src/lowrisc_ip_kmac_0.1/rtl/kmac_core.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 249 (en_kmac_datapath) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 250 (en_kmac_datapath) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 251 (en_kmac_datapath) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 252 (en_kmac_datapath) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 256 (en_key_write) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 258 (en_key_write) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 263 (kmac_en_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T19 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 159 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 176 case (st)
-2-: 178 if ((kmac_en_i && start_i))
-3-: 191 if (sent_blocksize)
-4-: 205 if ((process_i || process_latched))
-5-: 215 if (prim_mubi_pkg::mubi4_test_true_strict(done_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
StKmacIdle |
1 |
- |
- |
- |
Covered |
T1,T3,T14 |
StKmacIdle |
0 |
- |
- |
- |
Covered |
T1,T2,T3 |
StKey |
- |
1 |
- |
- |
Covered |
T1,T3,T14 |
StKey |
- |
0 |
- |
- |
Covered |
T1,T3,T14 |
StKmacMsg |
- |
- |
1 |
- |
Covered |
T1,T3,T14 |
StKmacMsg |
- |
- |
0 |
- |
Covered |
T1,T3,T14 |
StKmacFlush |
- |
- |
- |
1 |
Covered |
T1,T3,T14 |
StKmacFlush |
- |
- |
- |
0 |
Covered |
T1,T3,T14 |
StTerminalError |
- |
- |
- |
- |
Covered |
T4,T5,T6 |
default |
- |
- |
- |
- |
Covered |
T6,T10,T11 |
LineNo. Expression
-1-: 238 if (lc_ctrl_pkg::lc_tx_test_true_loose(lc_escalate_en_i))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 266 if ((!rst_ni))
-2-: 268 if ((process_i && (!process_o)))
-3-: 270 if ((process_o || prim_mubi_pkg::mubi4_test_true_strict(done_i)))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 305 case (key_len_i)
Branches:
-1- | Status | Tests |
Key128 |
Covered |
T1,T2,T3 |
Key192 |
Covered |
T1,T2,T12 |
Key256 |
Covered |
T1,T2,T3 |
Key384 |
Covered |
T1,T2,T12 |
Key512 |
Covered |
T1,T2,T12 |
default |
Not Covered |
|
LineNo. Expression
-1-: 418 case (strength_i)
Branches:
-1- | Status | Tests |
L128 |
Covered |
T1,T2,T3 |
L224 |
Covered |
T1,T14,T15 |
L256 |
Covered |
T1,T2,T3 |
L384 |
Covered |
T1,T12,T19 |
L512 |
Covered |
T1,T13,T14 |
default |
Not Covered |
|
LineNo. Expression
-1-: 336 case (key_len_i)
Branches:
-1- | Status | Tests |
Key128 |
Covered |
T1,T2,T3 |
Key192 |
Covered |
T1,T2,T12 |
Key256 |
Covered |
T1,T2,T3 |
Key384 |
Covered |
T1,T2,T12 |
Key512 |
Covered |
T1,T2,T12 |
default |
Not Covered |
|
Assert Coverage for Module :
kmac_core
Assertion Details
AckOnlyInMessageState_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
7480665 |
0 |
0 |
T1 |
110766 |
130 |
0 |
0 |
T2 |
424583 |
0 |
0 |
0 |
T3 |
513484 |
2849 |
0 |
0 |
T4 |
6020 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T12 |
136526 |
0 |
0 |
0 |
T13 |
953295 |
0 |
0 |
0 |
T14 |
780894 |
88389 |
0 |
0 |
T15 |
955718 |
0 |
0 |
0 |
T16 |
260992 |
5546 |
0 |
0 |
T18 |
0 |
44451 |
0 |
0 |
T19 |
105011 |
0 |
0 |
0 |
T22 |
0 |
4460 |
0 |
0 |
T29 |
0 |
2580 |
0 |
0 |
T30 |
0 |
22116 |
0 |
0 |
T61 |
0 |
109 |
0 |
0 |
KeyDataStable_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
506010 |
0 |
0 |
T1 |
110766 |
768 |
0 |
0 |
T2 |
424583 |
0 |
0 |
0 |
T3 |
513484 |
882 |
0 |
0 |
T4 |
6020 |
16 |
0 |
0 |
T5 |
0 |
16 |
0 |
0 |
T12 |
136526 |
0 |
0 |
0 |
T13 |
953295 |
0 |
0 |
0 |
T14 |
780894 |
1968 |
0 |
0 |
T15 |
955718 |
0 |
0 |
0 |
T16 |
260992 |
1356 |
0 |
0 |
T18 |
0 |
1802 |
0 |
0 |
T19 |
105011 |
288 |
0 |
0 |
T20 |
0 |
162 |
0 |
0 |
T22 |
0 |
1304 |
0 |
0 |
KeyLengthStable_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
282268 |
0 |
0 |
T1 |
110766 |
57 |
0 |
0 |
T2 |
424583 |
1815 |
0 |
0 |
T3 |
513484 |
1 |
0 |
0 |
T4 |
6020 |
1 |
0 |
0 |
T12 |
136526 |
255 |
0 |
0 |
T13 |
953295 |
184 |
0 |
0 |
T14 |
780894 |
135 |
0 |
0 |
T15 |
955718 |
309 |
0 |
0 |
T16 |
260992 |
100 |
0 |
0 |
T19 |
105011 |
38 |
0 |
0 |
KmacEnStable_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
22138 |
0 |
0 |
T1 |
110766 |
42 |
0 |
0 |
T2 |
424583 |
0 |
0 |
0 |
T3 |
513484 |
31 |
0 |
0 |
T4 |
6020 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T12 |
136526 |
0 |
0 |
0 |
T13 |
953295 |
0 |
0 |
0 |
T14 |
780894 |
67 |
0 |
0 |
T15 |
955718 |
0 |
0 |
0 |
T16 |
260992 |
41 |
0 |
0 |
T18 |
0 |
56 |
0 |
0 |
T19 |
105011 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
34 |
0 |
0 |
MaxKeyLenMatchToKey512_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1027 |
1027 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
ModeStable_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
34339 |
0 |
0 |
T1 |
110766 |
46 |
0 |
0 |
T2 |
424583 |
1 |
0 |
0 |
T3 |
513484 |
31 |
0 |
0 |
T4 |
6020 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T12 |
136526 |
0 |
0 |
0 |
T13 |
953295 |
0 |
0 |
0 |
T14 |
780894 |
68 |
0 |
0 |
T15 |
955718 |
0 |
0 |
0 |
T16 |
260992 |
54 |
0 |
0 |
T18 |
0 |
60 |
0 |
0 |
T19 |
105011 |
38 |
0 |
0 |
T22 |
0 |
42 |
0 |
0 |
ProcessLatchedCleared_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
StrengthStable_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
40625 |
0 |
0 |
T1 |
110766 |
57 |
0 |
0 |
T2 |
424583 |
2 |
0 |
0 |
T3 |
513484 |
32 |
0 |
0 |
T4 |
6020 |
3 |
0 |
0 |
T12 |
136526 |
2 |
0 |
0 |
T13 |
953295 |
2 |
0 |
0 |
T14 |
780894 |
96 |
0 |
0 |
T15 |
955718 |
2 |
0 |
0 |
T16 |
260992 |
73 |
0 |
0 |
T19 |
105011 |
36 |
0 |
0 |
u_state_regs_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
110766 |
110666 |
0 |
0 |
T2 |
424583 |
424576 |
0 |
0 |
T3 |
513484 |
513393 |
0 |
0 |
T4 |
6020 |
5846 |
0 |
0 |
T12 |
136526 |
136520 |
0 |
0 |
T13 |
953295 |
953198 |
0 |
0 |
T14 |
780894 |
780823 |
0 |
0 |
T15 |
955718 |
955710 |
0 |
0 |
T16 |
260992 |
260921 |
0 |
0 |
T19 |
105011 |
104940 |
0 |
0 |