| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 2147483647 | 348031 | 0 | 0 | 
| RunThenComplete_M | 2147483647 | 3077438 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 348031 | 0 | 0 | 
| T1 | 806135 | 188 | 0 | 0 | 
| T2 | 260386 | 2337 | 0 | 0 | 
| T3 | 186496 | 172 | 0 | 0 | 
| T12 | 617133 | 374 | 0 | 0 | 
| T13 | 178484 | 374 | 0 | 0 | 
| T14 | 188442 | 390 | 0 | 0 | 
| T15 | 106301 | 160 | 0 | 0 | 
| T16 | 173354 | 196 | 0 | 0 | 
| T17 | 194273 | 182 | 0 | 0 | 
| T18 | 592197 | 310 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 2147483647 | 3077438 | 0 | 0 | 
| T1 | 806135 | 6959 | 0 | 0 | 
| T2 | 260386 | 13147 | 0 | 0 | 
| T3 | 186496 | 905 | 0 | 0 | 
| T12 | 617133 | 5526 | 0 | 0 | 
| T13 | 178484 | 5526 | 0 | 0 | 
| T14 | 188442 | 5542 | 0 | 0 | 
| T15 | 106301 | 6092 | 0 | 0 | 
| T16 | 173354 | 956 | 0 | 0 | 
| T17 | 194273 | 941 | 0 | 0 | 
| T18 | 592197 | 5462 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |