Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 2147483647 348639 0 0
RunThenComplete_M 2147483647 3097773 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 348639 0 0
T1 193936 353 0 0
T2 644072 390 0 0
T3 4803 0 0 0
T4 190252 193 0 0
T5 4099 0 0 0
T13 138747 58 0 0
T14 174037 2337 0 0
T15 39907 18 0 0
T16 827342 390 0 0
T17 78108 10 0 0
T18 0 12 0 0
T19 0 115 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 3097773 0 0
T1 193936 4528 0 0
T2 644072 5542 0 0
T3 4803 0 0 0
T4 190252 949 0 0
T5 4099 1 0 0
T13 138747 320 0 0
T14 174037 13147 0 0
T15 39907 78 0 0
T16 827342 5542 0 0
T17 78108 57 0 0
T18 0 62 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%