| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2147483647 | 345654 | 0 | 0 |
| RunThenComplete_M | 2147483647 | 3061558 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 345654 | 0 | 0 |
| T2 | 849000 | 66 | 0 | 0 |
| T3 | 401280 | 162 | 0 | 0 |
| T9 | 624338 | 147 | 0 | 0 |
| T13 | 435786 | 105 | 0 | 0 |
| T14 | 998584 | 134 | 0 | 0 |
| T15 | 945675 | 246 | 0 | 0 |
| T16 | 619382 | 95 | 0 | 0 |
| T17 | 472943 | 54 | 0 | 0 |
| T18 | 431948 | 2265 | 0 | 0 |
| T19 | 0 | 246 | 0 | 0 |
| T20 | 1393 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2147483647 | 3061558 | 0 | 0 |
| T1 | 4064 | 2 | 0 | 0 |
| T2 | 849000 | 2394 | 0 | 0 |
| T3 | 401280 | 809 | 0 | 0 |
| T9 | 624338 | 763 | 0 | 0 |
| T13 | 435786 | 3685 | 0 | 0 |
| T14 | 998584 | 715 | 0 | 0 |
| T15 | 945675 | 5427 | 0 | 0 |
| T16 | 619382 | 527 | 0 | 0 |
| T17 | 472943 | 336 | 0 | 0 |
| T18 | 0 | 12979 | 0 | 0 |
| T20 | 1393 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |