| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 1493264528 | 204879 | 0 | 0 | 
| RunThenComplete_M | 1493264528 | 2240045 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1493264528 | 204879 | 0 | 0 | 
| T1 | 253125 | 100 | 0 | 0 | 
| T2 | 1693 | 0 | 0 | 0 | 
| T3 | 16609 | 9 | 0 | 0 | 
| T4 | 190020 | 151 | 0 | 0 | 
| T14 | 16525 | 9 | 0 | 0 | 
| T15 | 23365 | 10 | 0 | 0 | 
| T16 | 243345 | 32 | 0 | 0 | 
| T17 | 963922 | 246 | 0 | 0 | 
| T18 | 97024 | 11 | 0 | 0 | 
| T19 | 178268 | 374 | 0 | 0 | 
| T20 | 0 | 78 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1493264528 | 2240045 | 0 | 0 | 
| T1 | 253125 | 596 | 0 | 0 | 
| T2 | 1693 | 0 | 0 | 0 | 
| T3 | 16609 | 31 | 0 | 0 | 
| T4 | 190020 | 5509 | 0 | 0 | 
| T14 | 16525 | 31 | 0 | 0 | 
| T15 | 23365 | 49 | 0 | 0 | 
| T16 | 243345 | 169 | 0 | 0 | 
| T17 | 963922 | 5427 | 0 | 0 | 
| T18 | 97024 | 33 | 0 | 0 | 
| T19 | 178268 | 5526 | 0 | 0 | 
| T20 | 0 | 411 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |