| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 588 | 5 | 10 | 
| Category 0 | 588 | 5 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 588 | 5 | 10 | 
| Severity 0 | 588 | 5 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 588 | 100.00 | 
| Uncovered | 7 | 1.19 | 
| Success | 581 | 98.81 | 
| Failure | 0 | 0.00 | 
| Incomplete | 4 | 0.68 | 
| Without Attempts | 0 | 0.00 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| NUMBER | PERCENT | |
| Total Number | 5 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| Matches | 5 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_kmac_core.ProcessLatchedCleared_A | 0 | 0 | 1493264528 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 1493264528 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 1493264528 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 1493264528 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 1493264528 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 1493264528 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 1493264528 | 0 | 0 | 0 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 1493264528 | 108260 | 0 | 954 | |
| tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 1493264528 | 86533 | 0 | 954 | |
| tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 1493264528 | 204882 | 0 | 954 | |
| tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 1493264528 | 1493109654 | 0 | 2862 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 1494715392 | 713537 | 713537 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 1494715392 | 70 | 70 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 1494715392 | 70 | 70 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 1494715392 | 66 | 66 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 1494715392 | 28 | 28 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 1494715392 | 49 | 49 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 1494715392 | 39 | 39 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 1494715392 | 11586 | 11586 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 1494715392 | 7518817 | 7518817 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 1494715392 | 170227454 | 170227454 | 1148 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 1494715392 | 713537 | 713537 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 1494715392 | 70 | 70 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 1494715392 | 70 | 70 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 1494715392 | 66 | 66 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 1494715392 | 28 | 28 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 1494715392 | 49 | 49 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 1494715392 | 39 | 39 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 1494715392 | 11586 | 11586 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 1494715392 | 7518817 | 7518817 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 1494715392 | 170227454 | 170227454 | 1148 | 
| COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC | 
| tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 1493264528 | 2730 | 0 | |
| tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 1493264528 | 5121963 | 0 | |
| tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 1493264528 | 1256374412 | 0 | |
| tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 1493264528 | 2076202 | 0 | |
| tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 1493264528 | 197152 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |