Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 6 | 6 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| ALWAYS | 55 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 48 |
1 |
1 |
| 55 |
1 |
1 |
| 56 |
1 |
1 |
| 58 |
1 |
1 |
| 85 |
1 |
1 |
Branch Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
55 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 55 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
1434716550 |
1434564199 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1434716550 |
1434564199 |
0 |
0 |
| T1 |
16374 |
16279 |
0 |
0 |
| T2 |
137627 |
137556 |
0 |
0 |
| T3 |
382357 |
382304 |
0 |
0 |
| T13 |
612625 |
612616 |
0 |
0 |
| T14 |
135914 |
135841 |
0 |
0 |
| T15 |
591860 |
591854 |
0 |
0 |
| T16 |
21501 |
21430 |
0 |
0 |
| T17 |
17269 |
17198 |
0 |
0 |
| T18 |
157175 |
157168 |
0 |
0 |
| T19 |
464581 |
464573 |
0 |
0 |