| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 | 
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
| ProcessToRun_A | 1477745179 | 218580 | 0 | 0 | 
| RunThenComplete_M | 1477745179 | 2294186 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1477745179 | 218580 | 0 | 0 | 
| T1 | 104075 | 38 | 0 | 0 | 
| T2 | 480157 | 52 | 0 | 0 | 
| T3 | 138038 | 310 | 0 | 0 | 
| T13 | 27237 | 4 | 0 | 0 | 
| T14 | 6351 | 9 | 0 | 0 | 
| T15 | 32419 | 13 | 0 | 0 | 
| T16 | 432502 | 155 | 0 | 0 | 
| T17 | 179260 | 374 | 0 | 0 | 
| T18 | 120829 | 20 | 0 | 0 | 
| T19 | 0 | 13 | 0 | 0 | 
| T20 | 818 | 0 | 0 | 0 | 
| Name | Attempts | Real Successes | Failures | Incomplete | 
|---|---|---|---|---|
| Total | 1477745179 | 2294186 | 0 | 0 | 
| T1 | 104075 | 196 | 0 | 0 | 
| T2 | 480157 | 266 | 0 | 0 | 
| T3 | 138038 | 5462 | 0 | 0 | 
| T13 | 27237 | 12 | 0 | 0 | 
| T14 | 6351 | 31 | 0 | 0 | 
| T15 | 32419 | 73 | 0 | 0 | 
| T16 | 432502 | 831 | 0 | 0 | 
| T17 | 179260 | 5526 | 0 | 0 | 
| T18 | 120829 | 60 | 0 | 0 | 
| T19 | 0 | 58 | 0 | 0 | 
| T20 | 818 | 0 | 0 | 0 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |