| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 2062802424 | 280250 | 0 | 0 |
| RunThenComplete_M | 2062802424 | 2632843 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2062802424 | 280250 | 0 | 0 |
| T1 | 186913 | 133 | 0 | 0 |
| T2 | 137477 | 310 | 0 | 0 |
| T3 | 227010 | 178 | 0 | 0 |
| T12 | 16608 | 9 | 0 | 0 |
| T13 | 463868 | 310 | 0 | 0 |
| T14 | 16840 | 9 | 0 | 0 |
| T15 | 188519 | 390 | 0 | 0 |
| T16 | 61630 | 9 | 0 | 0 |
| T17 | 428694 | 2265 | 0 | 0 |
| T18 | 0 | 2265 | 0 | 0 |
| T19 | 1250 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 2062802424 | 2632843 | 0 | 0 |
| T1 | 186913 | 307 | 0 | 0 |
| T2 | 137477 | 5462 | 0 | 0 |
| T3 | 227010 | 6486 | 0 | 0 |
| T12 | 16608 | 31 | 0 | 0 |
| T13 | 463868 | 5462 | 0 | 0 |
| T14 | 16840 | 31 | 0 | 0 |
| T15 | 188519 | 5542 | 0 | 0 |
| T16 | 61630 | 37 | 0 | 0 |
| T17 | 428694 | 12979 | 0 | 0 |
| T18 | 0 | 12979 | 0 | 0 |
| T19 | 1250 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |