| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 588 | 5 | 10 |
| Category 0 | 588 | 5 | 10 |
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 588 | 5 | 10 |
| Severity 0 | 588 | 5 | 10 |
| NUMBER | PERCENT | |
| Total Number | 588 | 100.00 |
| Uncovered | 7 | 1.19 |
| Success | 581 | 98.81 |
| Failure | 0 | 0.00 |
| Incomplete | 4 | 0.68 |
| Without Attempts | 0 | 0.00 |
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 |
| Uncovered | 0 | 0.00 |
| All Matches | 10 | 100.00 |
| First Matches | 10 | 100.00 |
| NUMBER | PERCENT | |
| Total Number | 5 | 100.00 |
| Uncovered | 0 | 0.00 |
| Matches | 5 | 100.00 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_kmac_core.ProcessLatchedCleared_A | 0 | 0 | 2062802424 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 2062802424 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 2062802424 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 2062802424 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 2062802424 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 2062802424 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 2062802424 | 0 | 0 | 0 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 2062802424 | 150004 | 0 | 994 | |
| tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 2062802424 | 137504 | 0 | 994 | |
| tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 2062802424 | 280250 | 0 | 994 | |
| tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 2062802424 | 2062649754 | 0 | 2982 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 2064133315 | 554755 | 554755 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 2064133315 | 51 | 51 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 2064133315 | 51 | 51 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 2064133315 | 44 | 44 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 2064133315 | 28 | 28 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 2064133315 | 32 | 32 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 2064133315 | 14 | 14 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 2064133315 | 9881 | 9881 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 2064133315 | 6205807 | 6205807 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 2064133315 | 204615230 | 204615230 | 1186 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 2064133315 | 554755 | 554755 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 2064133315 | 51 | 51 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 2064133315 | 51 | 51 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 2064133315 | 44 | 44 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 2064133315 | 28 | 28 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 2064133315 | 32 | 32 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 2064133315 | 14 | 14 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 2064133315 | 9881 | 9881 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 2064133315 | 6205807 | 6205807 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 2064133315 | 204615230 | 204615230 | 1186 |
| COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
| tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 2062802424 | 3098 | 0 | |
| tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 2062802424 | 7006237 | 0 | |
| tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 2062802424 | 1746735180 | 0 | |
| tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 2062802424 | 2920788 | 0 | |
| tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 2062802424 | 270900 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |