Line Coverage for Module : 
prim_mubi4_sender
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 1 | 1 | 
| 48 | 1 | 1 | 
| 55 | 1 | 1 | 
| 56 | 1 | 1 | 
| 58 | 1 | 1 | 
| 85 | 1 | 1 | 
Branch Coverage for Module : 
prim_mubi4_sender
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 2 | 2 | 100.00 | 
| IF | 55 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| OutputsKnown_A | 534602206 | 534462088 | 0 | 0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 |