ASSERT | PROPERTIES | SEQUENCES | |
Total | 588 | 5 | 10 |
Category 0 | 588 | 5 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 588 | 5 | 10 |
Severity 0 | 588 | 5 | 10 |
NUMBER | PERCENT | |
Total Number | 588 | 100.00 |
Uncovered | 6 | 1.02 |
Success | 582 | 98.98 |
Failure | 0 | 0.00 |
Incomplete | 4 | 0.68 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
NUMBER | PERCENT | |
Total Number | 5 | 100.00 |
Uncovered | 0 | 0.00 |
Matches | 5 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 534602206 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 534602206 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 534602206 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 534602206 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 534602206 | 0 | 0 | 0 | |
tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 534602206 | 0 | 0 | 0 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 534602206 | 110305 | 0 | 658 | |
tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 534602206 | 92406 | 0 | 658 | |
tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 534602206 | 56393 | 0 | 658 | |
tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 534602206 | 534456520 | 0 | 1974 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 535956864 | 694320 | 694320 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 535956864 | 55 | 55 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 535956864 | 55 | 55 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 535956864 | 55 | 55 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 535956864 | 25 | 25 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 535956864 | 35 | 35 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 535956864 | 46 | 46 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 535956864 | 9543 | 9543 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 535956864 | 8409347 | 8409347 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 535956864 | 41682782 | 41682782 | 853 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 535956864 | 694320 | 694320 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 535956864 | 55 | 55 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 535956864 | 55 | 55 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 535956864 | 55 | 55 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 535956864 | 25 | 25 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 535956864 | 35 | 35 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 535956864 | 46 | 46 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 535956864 | 9543 | 9543 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 535956864 | 8409347 | 8409347 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 535956864 | 41682782 | 41682782 | 853 |
COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 534602206 | 2950 | 0 | |
tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 534602206 | 1409800 | 0 | |
tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 534602206 | 397793247 | 0 | |
tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 534602206 | 586343 | 0 | |
tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 534602206 | 54298 | 0 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |