Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T4,T5 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T4,T5 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 46492652 | 0 | 0 | 
| T1 | 335225 | 345676 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 923 | 0 | 0 | 
| T5 | 2289 | 19 | 0 | 0 | 
| T14 | 141115 | 8625 | 0 | 0 | 
| T15 | 430475 | 129975 | 0 | 0 | 
| T16 | 38406 | 421 | 0 | 0 | 
| T17 | 65262 | 598 | 0 | 0 | 
| T18 | 102834 | 18785 | 0 | 0 | 
| T19 | 0 | 114184 | 0 | 0 | 
| T20 | 0 | 11203 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 46492652 | 0 | 0 | 
| T1 | 335225 | 345676 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 923 | 0 | 0 | 
| T5 | 2289 | 19 | 0 | 0 | 
| T14 | 141115 | 8625 | 0 | 0 | 
| T15 | 430475 | 129975 | 0 | 0 | 
| T16 | 38406 | 421 | 0 | 0 | 
| T17 | 65262 | 598 | 0 | 0 | 
| T18 | 102834 | 18785 | 0 | 0 | 
| T19 | 0 | 114184 | 0 | 0 | 
| T20 | 0 | 11203 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 11 | 78.57 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 0 | 0 |  | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 |  | unreachable | 
| 108 | 0 | 1 | 
| 111 | 1 | 1 | 
| 112 | 0 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 0 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 13 | 5 | 38.46 | 
| Logical | 13 | 5 | 38.46 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Unreachable |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 5 | 71.43 | 
| TERNARY | 138 | 2 | 1 | 50.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 1 | 50.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Not Covered |  | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 0 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 13 | 12 | 92.31 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 0 | 0 |  | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 |  | unreachable | 
| 101 | 1 | 1 | 
| 108 | 0 | 1 | 
| 111 | 1 | 1 | 
| 112 |  | unreachable | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 17 | 8 | 47.06 | 
| Logical | 17 | 8 | 47.06 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Unreachable |  | 
| 1 | 1 | 0 | Unreachable |  | 
| 1 | 1 | 1 | Unreachable |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Unreachable |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Unreachable |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 6 | 85.71 | 
| TERNARY | 130 | 1 | 1 | 100.00 | 
| TERNARY | 138 | 2 | 1 | 50.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 1 | 1 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Unreachable |  | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul_adapter_msgfifo.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 0 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 0 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 120 | 1 | 1 | 
| 123 | 1 | 1 | 
| 124 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 21 | 87.50 | 
| Logical | 24 | 21 | 87.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T15,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T14 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T18,T20,T24 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T14 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | 1 | Covered | T1,T4,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T14 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T14 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T4,T14 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T15 | 
| 1 | 0 | Covered | T1,T4,T14 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (72'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T4,T14 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 9 | 100.00 | 
| TERNARY | 130 | 2 | 2 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T14 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T4,T14 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T14 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_msgfifo.u_msgfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 17933166 | 0 | 0 | 
| T1 | 335225 | 274087 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 822 | 0 | 0 | 
| T5 | 2289 | 0 | 0 | 0 | 
| T14 | 141115 | 726 | 0 | 0 | 
| T15 | 430475 | 147731 | 0 | 0 | 
| T16 | 38406 | 3655 | 0 | 0 | 
| T17 | 65262 | 115 | 0 | 0 | 
| T18 | 102834 | 15281 | 0 | 0 | 
| T19 | 0 | 108826 | 0 | 0 | 
| T20 | 0 | 15898 | 0 | 0 | 
| T73 | 0 | 173810 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 17933166 | 0 | 0 | 
| T1 | 335225 | 274087 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 822 | 0 | 0 | 
| T5 | 2289 | 0 | 0 | 0 | 
| T14 | 141115 | 726 | 0 | 0 | 
| T15 | 430475 | 147731 | 0 | 0 | 
| T16 | 38406 | 3655 | 0 | 0 | 
| T17 | 65262 | 115 | 0 | 0 | 
| T18 | 102834 | 15281 | 0 | 0 | 
| T19 | 0 | 108826 | 0 | 0 | 
| T20 | 0 | 15898 | 0 | 0 | 
| T73 | 0 | 173810 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T4,T5 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T4,T5 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 30903229 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 24836 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 11253 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 24180 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 30903229 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 24836 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 11253 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 24180 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 133 | 1 | 1 | 
| 134 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T4,T5 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 7 | 7 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T4,T5 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 16034980 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 5510 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 3607 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 5400 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 16034980 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 5510 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 3607 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 5400 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 1 | 1 | 
| 70 | 1 | 1 | 
| 71 | 1 | 1 | 
| 72 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 81 | 1 | 1 | 
| 82 | 1 | 1 | 
| 100 | 1 | 1 | 
| 101 | 1 | 1 | 
| 108 | 1 | 1 | 
| 111 | 1 | 1 | 
| 112 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 116 | 1 | 1 | 
| 130 | 1 | 1 | 
| 131 | 1 | 1 | 
| 138 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Total | Covered | Percent | 
|---|
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T14,T17,T19 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
|---|
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T4,T5 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T14,T17,T19 | 
| 1 | 0 | Covered | T1,T4,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T4,T5 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 9 | 9 | 100.00 | 
| TERNARY | 130 | 2 | 2 | 100.00 | 
| TERNARY | 138 | 2 | 2 | 100.00 | 
| IF | 69 | 3 | 3 | 100.00 | 
| IF | 111 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T4,T5 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T4,T5 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_staterd.u_tlul_adapter.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 30903229 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 24836 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 11253 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 24180 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 534462088 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 534602206 | 30903229 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 24836 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 11253 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 24180 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 105695748 | 0 | 0 | 
| T1 | 335225 | 173328 | 0 | 0 | 
| T2 | 1125 | 32 | 0 | 0 | 
| T3 | 72251 | 653 | 0 | 0 | 
| T4 | 15257 | 8369 | 0 | 0 | 
| T5 | 2289 | 234 | 0 | 0 | 
| T14 | 141115 | 16043 | 0 | 0 | 
| T15 | 430475 | 274959 | 0 | 0 | 
| T16 | 38406 | 14514 | 0 | 0 | 
| T17 | 65262 | 6684 | 0 | 0 | 
| T18 | 102834 | 138636 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 873 | 873 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 174581592 | 0 | 0 | 
| T1 | 335225 | 142508 | 0 | 0 | 
| T2 | 1125 | 32 | 0 | 0 | 
| T3 | 72251 | 653 | 0 | 0 | 
| T4 | 15257 | 6767 | 0 | 0 | 
| T5 | 2289 | 234 | 0 | 0 | 
| T14 | 141115 | 61893 | 0 | 0 | 
| T15 | 430475 | 205780 | 0 | 0 | 
| T16 | 38406 | 14214 | 0 | 0 | 
| T17 | 65262 | 20486 | 0 | 0 | 
| T18 | 102834 | 136940 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 873 | 873 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 16051112 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 5510 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 3607 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 5400 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 873 | 873 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 30915348 | 0 | 0 | 
| T1 | 335225 | 165049 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 2362 | 0 | 0 | 
| T5 | 2289 | 84 | 0 | 0 | 
| T14 | 141115 | 24836 | 0 | 0 | 
| T15 | 430475 | 38174 | 0 | 0 | 
| T16 | 38406 | 7742 | 0 | 0 | 
| T17 | 65262 | 11253 | 0 | 0 | 
| T18 | 102834 | 52203 | 0 | 0 | 
| T19 | 0 | 24180 | 0 | 0 | 
| T20 | 0 | 35908 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 873 | 873 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 27363492 | 0 | 0 | 
| T1 | 335225 | 374710 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 923 | 0 | 0 | 
| T5 | 2289 | 19 | 0 | 0 | 
| T14 | 141115 | 1790 | 0 | 0 | 
| T15 | 430475 | 191945 | 0 | 0 | 
| T16 | 38406 | 421 | 0 | 0 | 
| T17 | 65262 | 209 | 0 | 0 | 
| T18 | 102834 | 18785 | 0 | 0 | 
| T19 | 0 | 253619 | 0 | 0 | 
| T20 | 0 | 11203 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 873 | 873 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 1 | 1 | 
| 45 | 1 | 1 | 
| 48 | 1 | 1 | 
| 49 | 1 | 1 | 
| 53 |  | unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 46518506 | 0 | 0 | 
| T1 | 335225 | 345676 | 0 | 0 | 
| T2 | 1125 | 0 | 0 | 0 | 
| T3 | 72251 | 0 | 0 | 0 | 
| T4 | 15257 | 923 | 0 | 0 | 
| T5 | 2289 | 19 | 0 | 0 | 
| T14 | 141115 | 8625 | 0 | 0 | 
| T15 | 430475 | 129975 | 0 | 0 | 
| T16 | 38406 | 421 | 0 | 0 | 
| T17 | 65262 | 598 | 0 | 0 | 
| T18 | 102834 | 18785 | 0 | 0 | 
| T19 | 0 | 114184 | 0 | 0 | 
| T20 | 0 | 11203 | 0 | 0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 535956313 | 535765722 | 0 | 0 | 
| T1 | 335225 | 335138 | 0 | 0 | 
| T2 | 1125 | 1031 | 0 | 0 | 
| T3 | 72251 | 72181 | 0 | 0 | 
| T4 | 15257 | 15165 | 0 | 0 | 
| T5 | 2289 | 2161 | 0 | 0 | 
| T14 | 141115 | 141036 | 0 | 0 | 
| T15 | 430475 | 430405 | 0 | 0 | 
| T16 | 38406 | 38343 | 0 | 0 | 
| T17 | 65262 | 65197 | 0 | 0 | 
| T18 | 102834 | 102825 | 0 | 0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 873 | 873 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T14 | 1 | 1 | 0 | 0 | 
| T15 | 1 | 1 | 0 | 0 | 
| T16 | 1 | 1 | 0 | 0 | 
| T17 | 1 | 1 | 0 | 0 | 
| T18 | 1 | 1 | 0 | 0 |